SPRUIV7B May 2022 – September 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Index | Default | Controllable | dependences |
---|---|---|---|---|---|---|---|
MCRC64_0 | PSC0_PSC_0 | GP_CORE_CTL | LPSC_MAIN_IP | 34 | ON | YES | LPSC_DM2MAIN_INFRA_ISO |
MCU_MCRC64_0 | WKUP_PSC0 | PD_M4F | LPSC_MCU_COMMON | 9 | ON | YES | LPSC_DM2SAFE_ISO |
Module Instance | Source | Description |
---|---|---|
MCRC64_0 | PSC0_PSC_0 | MCRC64_0 reset |
MCU_MCRC64_0 | WKUP_PSC0 | MCU_MCRC64_0 reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
MCRC64_0 | MCRC64_0_dma_event_[3:0] | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_[31:28] | DMASS0_INTAGGR_0 | MCRC64_0 interrupt request | pulse |
MCRC64_0 | MCRC64_0_int_mcrc_0 | GICSS0_spi_IN_166 | GICSS0 | MCRC64_0 interrupt request | level |
MCRC64_0 | MCRC64_0_int_mcrc_0 | R5FSS0_CORE0_intr_IN_119 | R5FSS0_CORE0 | MCRC64_0 interrupt request | level |
MCRC64_0 | MCRC64_0_int_mcrc_0 | TIFS0_nvic_IN_83 | TIFS0 | MCRC64_0 interrupt request | level |
MCRC64_0 | MCRC64_0_int_mcrc_0 | HSM0_nvic_IN_83 | HSM0 | MCRC64_0 interrupt request | level |
MCU_MCRC64_0 | MCU_MCRC64_0_int_mcrc_0 | MCU_M4FSS0_CORE0_nvic_IN_25 | MCU_M4FSS0_CORE0 | MCU_MCRC64_0 interrupt request | level |
MCU_MCRC64_0 | MCU_MCRC64_0_int_mcrc_0 | GICSS0_spi_IN_192 | GICSS0 | MCU_MCRC64_0 interrupt request | level |
MCU_MCRC64_0 | MCU_MCRC64_0_int_mcrc_0 | R5FSS0_CORE0_intr_IN_192 | R5FSS0_CORE0 | MCU_MCRC64_0 interrupt request | level |
Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
---|---|---|---|---|
MCRC64_0 | FICLK | MAIN_SYSCLK0/2 | MCRC64_0 Functional and Interface Clock | |
MCU_MCRC64_0 | FICLK | MCU_SYSCLK0/2 | MCU_MCRC64_0 Functional and Interface Clock |