Integrated
in MAIN
domain:
Three Enhanced Pulse-Width Modulation (EPWM) modules, each with the following main
features:
- Dedicated 16-bit time-base
counter with period and frequency control
- Two independent PWM outputs
that can be used in different configurations (with single-edge operation,
with dual-edge symmetric operation or one independent PWM output with
dual-edge asymmetric operation)
- Asynchronous override control
of PWM signals during fault conditions
- Programmable phase-control
support for lag or lead operation relative to other EPWM modules
- Dead-band generation with
independent rising and falling edge delay control
- Programmable trip zone
allocation of both latched and un-latched fault conditions
- Events enabling to trigger
both CPU interrupts and start of ADC conversions