SPRUIW7A October 2020 – February 2022
The J7200 SOM has 4GB of LPDDR4 using single 32Gb x8bit wide memory devices arranged in an 32bit wide bus. The LPDDR4 interface can operate up to 3200 Mb/s speed. The LPDDR4 devices are connected using T routing for the clock lines and point-to-point connection for the data bus, address/command lines.
The Micron’s LPDDR4 memory chip MT53D1024M32D4DT is used on the SoM, it requires 1.8 V for Core (VDD1), 1.1 V for Core2 (VDD2) and 1.1 V for I/O buffer power (VDDQ).