SPRUIW9C October 2021 – March 2024 TMS320F280033 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
The configuration registers for the BGCRC can be split into three groups (see Table 9-1):
CFG1 registers are expected to be locked and committed after initial configuration. It is recommended to lock the CFG2 and CFG3 registers after configuration. Figure 9-5 shows the BGCRC execution sequence.
CFG1 - One Time Configuration Registers |
CFG2 - Periodic Configuration Registers |
CFG3 - Registers Used for Test and Error Management |
---|---|---|
BGCRC_CTRL1 | BGCRC_EN | BGCRC_NMICLR |
BGCRC_WD_CFG | BGCRC_CTRL2 | BGCRC_INTCLR |
BGCRC_INTEN | BGCRC_START_ADDR | BGCRC_NMIFRC |
BGCRC_SEED | BGCRC_GOLDEN | BGCRC_INTFRC |
BGCRC_WD_MIN | ||
BGCRC_WD_MAX |