SPRUIW9C October 2021 – March 2024 TMS320F280033 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
AES Polling Mode
Main Sequence: AES Polling Mode – Figure 33-12 shows AES polling mode. The registers used in AES polling mode follow:
AES Interrupt Mode
The application can use software interrupts to control the flow of Context In, Context Out, Data In, and Data Out requests. To enable these interrupts
AES DMA Mode
When AES DMA mode is enabled, the AES_IRQENABLE register must be cleared. To enable the DMA to transfer data, follow these steps:
The input buffer registers, AES_DATA_IN_OUT_n, are now loaded.