SPRUIW9C October 2021 – March 2024 TMS320F280033 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
Table 3-4 shows the CPU interrupt vector table. The vectors for INT1 – INT12 are not used in this device. The reset vector is fetched from the boot ROM instead of from this table. All vectors are EALLOW-protected.
Table 3-5 shows the pie vector table.
Name | Vector ID | Address | Size (x16) | Description | Core Priority | ePIE Group Priority |
---|---|---|---|---|---|---|
Reset | 0 | 0x0000 0D00 | 2 | Reset is always fetched from location 0x003F_FFC0 in Boot ROM | 1 (Highest) | - |
INT1 | 1 | 0x0000 0D02 | 2 | Not used. See PIE Group 1 | 5 | - |
INT2 | 2 | 0x0000 0D04 | 2 | Not used. See PIE Group 2 | 6 | - |
INT3 | 3 | 0x0000 0D06 | 2 | Not used. See PIE Group 3 | 7 | - |
INT4 | 4 | 0x0000 0D08 | 2 | Not used. See PIE Group 4 | 8 | - |
INT5 | 5 | 0x0000 0D0A | 2 | Not used. See PIE Group 5 | 9 | - |
INT6 | 6 | 0x0000 0D0C | 2 | Not used. See PIE Group 6 | 10 | - |
INT7 | 7 | 0x0000 0D0E | 2 | Not used. See PIE Group 7 | 11 | - |
INT8 | 8 | 0x0000 0D10 | 2 | Not used. See PIE Group 8 | 12 | - |
INT9 | 9 | 0x0000 0D12 | 2 | Not used. See PIE Group 9 | 13 | - |
INT10 | 10 | 0x0000 0D14 | 2 | Not used. See PIE Group 10 | 14 | - |
INT11 | 11 | 0x0000 0D16 | 2 | Not used. See PIE Group 11 | 15 | - |
INT12 | 12 | 0x0000 0D18 | 2 | Not used. See PIE Group 12 | 16 | - |
INT13 | 13 | 0x0000 0D1A | 2 | CPU TIMER1 Interrupt | 17 | - |
INT14 | 14 | 0x0000 0D1C | 2 | CPU TIMER2 Interrupt | 18 | - |
DATALOG | 15 | 0x0000 0D1E | 2 | CPU Data Logging Interrupt | 19 (lowest) | - |
RTOSINT | 16 | 0x0000 0D20 | 2 | CPU Real-Time OS Interrupt | 4 | - |
RSVD | 17 | 0x0000 0D22 | 2 | Reserved | 2 | - |
NMI | 18 | 0x0000 0D24 | 2 | Non-Maskable Interrupt | 3 | - |
ILLEGAL | 19 | 0x0000 0D26 | 2 | Illegal Instruction (ITRAP) | - | - |
USER 1 | 20 | 0x0000 0D28 | 2 | User-Defined Trap | - | - |
USER 2 | 21 | 0x0000 0D2A | 2 | User-Defined Trap | - | - |
USER 3 | 22 | 0x0000 0D2C | 2 | User-Defined Trap | - | - |
USER 4 | 23 | 0x0000 0D2E | 2 | User-Defined Trap | - | - |
USER 5 | 24 | 0x0000 0D30 | 2 | User-Defined Trap | - | - |
USER 6 | 25 | 0x0000 0D32 | 2 | User-Defined Trap | - | - |
USER 7 | 26 | 0x0000 0D34 | 2 | User-Defined Trap | - | - |
USER 8 | 27 | 0x0000 0D36 | 2 | User-Defined Trap | - | - |
USER 9 | 28 | 0x0000 0D38 | 2 | User-Defined Trap | - | - |
USER 10 | 29 | 0x0000 0D3A | 2 | User-Defined Trap | - | - |
USER 11 | 30 | 0x0000 0D3C | 2 | User-Defined Trap | - | - |
USER 12 | 31 | 0x0000 0D3E | 2 | User-Defined Trap | - | - |
Name | Vector ID | Address | Size (x16) | Description | Core Priority | ePIE Group Priority |
---|---|---|---|---|---|---|
PIE Group 1 Vectors - Muxed into CPU INT1 | ||||||
INT1.1 | 32 | 0x0000 0D40 | 2 | ADCA1 interrupt | 5 | 1 (Highest) |
INT1.2 | 33 | 0x0000 0D42 | 2 | ADCB1 interrupt | 5 | 2 |
INT1.3 | 34 | 0x0000 0D44 | 2 | ADCC1 interrupt | 5 | 3 |
INT1.4 | 35 | 0x0000 0D46 | 2 | XINT1 interrupt | 5 | 4 |
INT1.5 | 36 | 0x0000 0D48 | 2 | XINT2 interrupt | 5 | 5 |
INT1.6 | 37 | 0x0000 0D4A | 2 | Reserved | 5 | 6 |
INT1.7 | 38 | 0x0000 0D4C | 2 | TIMER0 interrupt | 5 | 7 |
INT1.8 | 39 | 0x0000 0D4E | 2 | WAKE interrupt | 5 | 8 |
INT1.9 | 128 | 0x0000 0E00 | 2 | Reserved | 5 | 9 |
INT1.10 | 129 | 0x0000 0E02 | 2 | SYS_ERR interrupt | 5 | 10 |
INT1.11 | 130 | 0x0000 0E04 | 2 | Reserved | 5 | 11 |
INT1.12 | 131 | 0x0000 0E06 | 2 | Reserved | 5 | 12 |
INT1.13 | 132 | 0x0000 0E08 | 2 | Reserved | 5 | 13 |
INT1.14 | 133 | 0x0000 0E0A | 2 | Reserved | 5 | 14 |
INT1.15 | 134 | 0x0000 0E0C | 2 | Reserved | 5 | 15 |
INT1.16 | 135 | 0x0000 0E0E | 2 | Reserved | 5 | 16 (Lowest) |
PIE Group 2 Vectors - Muxed into CPU INT2 | ||||||
INT2.1 | 40 | 0x0000 0D50 | 2 | EPWM1 trip zone interrupt | 6 | 1 (Highest) |
INT2.2 | 41 | 0x0000 0D52 | 2 | EPWM2 trip zone interrupt | 6 | 2 |
INT2.3 | 42 | 0x0000 0D54 | 2 | EPWM3 trip zone interrupt | 6 | 3 |
INT2.4 | 43 | 0x0000 0D56 | 2 | EPWM4 trip zone interrupt | 6 | 4 |
INT2.5 | 44 | 0x0000 0D58 | 2 | EPWM5 trip zone interrupt | 6 | 5 |
INT2.6 | 45 | 0x0000 0D5A | 2 | EPWM6 trip zone interrupt | 6 | 6 |
INT2.7 | 46 | 0x0000 0D5C | 2 | EPWM7 trip zone interrupt | 6 | 7 |
INT2.8 | 47 | 0x0000 0D5E | 2 | EPWM8 trip zone interrupt | 6 | 8 |
INT2.9 | 136 | 0x0000 0E10 | 2 | Reserved | 6 | 9 |
INT2.10 | 137 | 0x0000 0E12 | 2 | Reserved | 6 | 10 |
INT2.11 | 138 | 0x0000 0E14 | 2 | Reserved | 6 | 11 |
INT2.12 | 139 | 0x0000 0E16 | 2 | Reserved | 6 | 12 |
INT2.13 | 140 | 0x0000 0E18 | 2 | Reserved | 6 | 13 |
INT2.14 | 141 | 0x0000 0E1A | 2 | Reserved | 6 | 14 |
INT2.15 | 142 | 0x0000 0E1C | 2 | Reserved | 6 | 15 |
INT2.16 | 143 | 0x0000 0E1E | 2 | Reserved | 6 | 16 (Lowest) |
PIE Group 3 Vectors - Muxed into CPU INT3 | ||||||
INT3.1 | 48 | 0x0000 0D60 | 2 | EPWM1 interrupt | 7 | 1 (Highest) |
INT3.2 | 49 | 0x0000 0D62 | 2 | EPWM2 interrupt | 7 | 2 |
INT3.3 | 50 | 0x0000 0D64 | 2 | EPWM3 interrupt | 7 | 3 |
INT3.4 | 51 | 0x0000 0D66 | 2 | EPWM4 interrupt | 7 | 4 |
INT3.5 | 52 | 0x0000 0D68 | 2 | EPWM5 interrupt | 7 | 5 |
INT3.6 | 53 | 0x0000 0D6A | 2 | EPWM6 interrupt | 7 | 6 |
INT3.7 | 54 | 0x0000 0D6C | 2 | EPWM7 interrupt | 7 | 7 |
INT3.8 | 55 | 0x0000 0D6E | 2 | EPWM8 interrupt | 7 | 8 |
INT3.9 | 144 | 0x0000 0E20 | 2 | Reserved | 7 | 9 |
INT3.10 | 145 | 0x0000 0E22 | 2 | Reserved | 7 | 10 |
INT3.11 | 146 | 0x0000 0E24 | 2 | Reserved | 7 | 11 |
INT3.12 | 147 | 0x0000 0E26 | 2 | Reserved | 7 | 12 |
INT3.13 | 148 | 0x0000 0E28 | 2 | Reserved | 7 | 13 |
INT3.14 | 149 | 0x0000 0E2A | 2 | Reserved | 7 | 14 |
INT3.15 | 150 | 0x0000 0E2C | 2 | Reserved | 7 | 15 |
INT3.16 | 151 | 0x0000 0E2E | 2 | Reserved | 7 | 16 (Lowest) |
PIE Group 4 Vectors - Muxed into CPU INT4 | ||||||
INT4.1 | 56 | 0x0000 0D70 | 2 | ECAP1 interrupt | 8 | 1 (Highest) |
INT4.2 | 57 | 0x0000 0D72 | 2 | ECAP2 interrupt | 8 | 2 |
INT4.3 | 58 | 0x0000 0D74 | 2 | ECAP3 interrupt | 8 | 3 |
INT4.4 | 59 | 0x0000 0D76 | 2 | Reserved | 8 | 4 |
INT4.5 | 60 | 0x0000 0D78 | 2 | Reserved | 8 | 5 |
INT4.6 | 61 | 0x0000 0D7A | 2 | Reserved | 8 | 6 |
INT4.7 | 62 | 0x0000 0D7C | 2 | Reserved | 8 | 7 |
INT4.8 | 63 | 0x0000 0D7E | 2 | Reserved | 8 | 8 |
INT4.9 | 152 | 0x0000 0E30 | 2 | Reserved | 8 | 9 |
INT4.10 | 153 | 0x0000 0E32 | 2 | Reserved | 8 | 10 |
INT4.11 | 154 | 0x0000 0E34 | 2 | ECAP3 interrupt 2 | 8 | 11 |
INT4.12 | 155 | 0x0000 0E36 | 2 | Reserved | 8 | 12 |
INT4.13 | 156 | 0x0000 0E38 | 2 | Reserved | 8 | 13 |
INT4.14 | 157 | 0x0000 0E3A | 2 | Reserved | 8 | 14 |
INT4.15 | 158 | 0x0000 0E3C | 2 | Reserved | 8 | 15 |
INT4.16 | 159 | 0x0000 0E3E | 2 | Reserved | 8 | 16 (Lowest) |
PIE Group 5 Vectors - Muxed into CPU INT5 | ||||||
INT5.1 | 64 | 0x0000 0D80 | 2 | EQEP1 interrupt | 9 | 1 (Highest) |
INT5.2 | 65 | 0x0000 0D82 | 2 | EQEP2 interrupt | 9 | 2 |
INT5.3 | 66 | 0x0000 0D84 | 2 | Reserved | 9 | 3 |
INT5.4 | 67 | 0x0000 0D86 | 2 | Reserved | 9 | 4 |
INT5.5 | 68 | 0x0000 0D88 | 2 | CLB1 interrupt | 9 | 5 |
INT5.6 | 69 | 0x0000 0D8A | 2 | CLB2 interrupt | 9 | 6 |
INT5.7 | 70 | 0x0000 0D8C | 2 | CLB3 interrupt | 9 | 7 |
INT5.8 | 71 | 0x0000 0D8E | 2 | CLB4 interrupt | 9 | 8 |
INT5.9 | 160 | 0x0000 0E40 | 2 | SDFM1 interrupt | 9 | 9 |
INT5.10 | 161 | 0x0000 0E42 | 2 | SDFM2 interrupt | 9 | 10 |
INT5.11 | 162 | 0x0000 0E44 | 2 | Reserved | 9 | 11 |
INT5.12 | 163 | 0x0000 0E46 | 2 | Reserved | 9 | 12 |
INT5.13 | 164 | 0x0000 0E48 | 2 | SDFM1DR1 interrupt | 9 | 13 |
INT5.14 | 165 | 0x0000 0E4A | 2 | SDFM1DR2 interrupt | 9 | 14 |
INT5.15 | 166 | 0x0000 0E4C | 2 | SDFM1DR3 interrupt | 9 | 15 |
INT5.16 | 167 | 0x0000 0E4E | 2 | SDFM1DR4 interrupt | 9 | 16 (Lowest) |
PIE Group 6 Vectors - Muxed into CPU INT6 | ||||||
INT6.1 | 72 | 0x0000 0D90 | 2 | SPIA_RX interrupt | 10 | 1 (Highest) |
INT6.2 | 73 | 0x0000 0D92 | 2 | SPIA_TX interrupt | 10 | 2 |
INT6.3 | 74 | 0x0000 0D94 | 2 | SPIB_RX interrupt | 10 | 3 |
INT6.4 | 75 | 0x0000 0D96 | 2 | SPIB_TX interrupt | 10 | 4 |
INT6.5 | 76 | 0x0000 0D98 | 2 | Reserved | 10 | 5 |
INT6.6 | 77 | 0x0000 0D9A | 2 | Reserved | 10 | 6 |
INT6.7 | 78 | 0x0000 0D9C | 2 | Reserved | 10 | 7 |
INT6.8 | 79 | 0x0000 0D9E | 2 | Reserved | 10 | 8 |
INT6.9 | 168 | 0x0000 0E50 | 2 | Reserved | 10 | 9 |
INT6.10 | 169 | 0x0000 0E52 | 2 | Reserved | 10 | 10 |
INT6.11 | 170 | 0x0000 0E54 | 2 | Reserved | 10 | 11 |
INT6.12 | 171 | 0x0000 0E56 | 2 | Reserved | 10 | 12 |
INT6.13 | 172 | 0x0000 0E58 | 2 | SDFM2DR1 interrupt | 10 | 13 |
INT6.14 | 173 | 0x0000 0E5A | 2 | SDFM2DR2 interrupt | 10 | 14 |
INT6.15 | 174 | 0x0000 0E5C | 2 | SDFM2DR3 interrupt | 10 | 15 |
INT6.16 | 175 | 0x0000 0E5E | 2 | SDFM2DR4 interrupt | 10 | 16 (Lowest) |
PIE Group 7 Vectors - Muxed into CPU INT7 | ||||||
INT7.1 | 80 | 0x0000 0DA0 | 2 | DMA_CH1 interrupt | 11 | 1 (Highest) |
INT7.2 | 81 | 0x0000 0DA2 | 2 | DMA_CH2 interrupt | 11 | 2 |
INT7.3 | 82 | 0x0000 0DA4 | 2 | DMA_CH3 interrupt | 11 | 3 |
INT7.4 | 83 | 0x0000 0DA6 | 2 | DMA_CH4 interrupt | 11 | 4 |
INT7.5 | 84 | 0x0000 0DA8 | 2 | DMA_CH5 interrupt | 11 | 5 |
INT7.6 | 85 | 0x0000 0DAA | 2 | DMA_CH6 interrupt | 11 | 6 |
INT7.7 | 86 | 0x0000 0DAC | 2 | Reserved | 11 | 7 |
INT7.8 | 87 | 0x0000 0DAE | 2 | Reserved | 11 | 8 |
INT7.9 | 176 | 0x0000 0E60 | 2 | Reserved | 11 | 9 |
INT7.10 | 177 | 0x0000 0E62 | 2 | Reserved | 11 | 10 |
INT7.11 | 178 | 0x0000 0E64 | 2 | FSITX_INT1 | 11 | 11 |
INT7.12 | 179 | 0x0000 0E66 | 2 | FSITX_INT2 | 11 | 12 |
INT7.13 | 180 | 0x0000 0E68 | 2 | FSIRX_INT1 | 11 | 13 |
INT7.14 | 181 | 0x0000 0E6A | 2 | FSIRX_INT2 | 11 | 14 |
INT7.15 | 182 | 0x0000 0E6C | 2 | Reserved | 11 | 15 |
INT7.16 | 183 | 0x0000 0E6E | 2 | DCC0 interrupt | 11 | 16 (Lowest) |
PIE Group 8 Vectors - Muxed into CPU INT8 | ||||||
INT8.1 | 88 | 0x0000 0DB0 | 2 | I2CA interrupt | 12 | 1 (Highest) |
INT8.2 | 89 | 0x0000 0DB2 | 2 | I2CA FIFO interrupt | 12 | 2 |
INT8.3 | 90 | 0x0000 0DB4 | 2 | I2CB interrupt | 12 | 3 |
INT8.4 | 91 | 0x0000 0DB6 | 2 | I2CB FIFO interrupt | 12 | 4 |
INT8.5 | 92 | 0x0000 0DB8 | 2 | Reserved | 12 | 5 |
INT8.6 | 93 | 0x0000 0DBA | 2 | Reserved | 12 | 6 |
INT8.7 | 94 | 0x0000 0DBC | 2 | Reserved | 12 | 7 |
INT8.8 | 95 | 0x0000 0DBE | 2 | Reserved | 12 | 8 |
INT8.9 | 184 | 0x0000 0E70 | 2 | LINA interrupt 0 | 12 | 9 |
INT8.10 | 185 | 0x0000 0E72 | 2 | LINA interrupt 1 | 12 | 10 |
INT8.11 | 186 | 0x0000 0E74 | 2 | LINB interrupt 0 | 12 | 11 |
INT8.12 | 187 | 0x0000 0E76 | 2 | LINB interrupt 1 | 12 | 12 |
INT8.13 | 188 | 0x0000 0E78 | 2 | PMBUSA interrupt | 12 | 13 |
INT8.14 | 189 | 0x0000 0E7A | 2 | Reserved | 12 | 14 |
INT8.15 | 190 | 0x0000 0E7C | 2 | Reserved | 12 | 15 |
INT8.16 | 191 | 0x0000 0E7E | 2 | DCC1 interrupt | 12 | 16 (Lowest) |
PIE Group 9 Vectors - Muxed into CPU INT9 | ||||||
INT9.1 | 96 | 0x0000 0DC0 | 2 | SCIA RX interrupt | 13 | 1 (Highest) |
INT9.2 | 97 | 0x0000 0DC2 | 2 | SCIA TX interrupt | 13 | 2 |
INT9.3 | 98 | 0x0000 0DC4 | 2 | SCIB RX interrupt | 13 | 3 |
INT9.4 | 99 | 0x0000 0DC6 | 2 | SCIB TX interrupt | 13 | 4 |
INT9.5 | 100 | 0x0000 0DC8 | 2 | DCANA interrupt 0 | 13 | 5 |
INT9.6 | 101 | 0x0000 0DCA | 2 | DCANA interrupt 1 | 13 | 6 |
INT9.7 | 102 | 0x0000 0DCC | 2 | Reserved | 13 | 7 |
INT9.8 | 103 | 0x0000 0DCE | 2 | Reserved | 13 | 8 |
INT9.9 | 192 | 0x0000 0E80 | 2 | MCAN interrupt 0 | 13 | 9 |
INT9.10 | 193 | 0x0000 0E82 | 2 | MCAN interrupt 1 | 13 | 10 |
INT9.11 | 194 | 0x0000 0E84 | 2 | MCAN_ECC interrupt | 13 | 11 |
INT9.12 | 195 | 0x0000 0E86 | 2 | MCAN_WAKE interrupt | 13 | 12 |
INT9.13 | 196 | 0x0000 0E88 | 2 | BGCRC_CPU interrupt | 13 | 13 |
INT9.14 | 197 | 0x0000 0E8A | 2 | Reserved | 13 | 14 |
INT9.15 | 198 | 0x0000 0E8C | 2 | Reserved | 13 | 15 |
INT9.16 | 199 | 0x0000 0E8E | 2 | HICA interrupt | 13 | 16 (Lowest) |
PIE Group 10 Vectors - Muxed into CPU INT10 | ||||||
INT10.1 | 104 | 0x0000 0DD0 | 2 | ADCA event interrupt | 14 | 1 (Highest) |
INT10.2 | 105 | 0x0000 0DD2 | 2 | ADCA2 interrupt | 14 | 2 |
INT10.3 | 106 | 0x0000 0DD4 | 2 | ADCA3 interrupt | 14 | 3 |
INT10.4 | 107 | 0x0000 0DD6 | 2 | ADCA4 interrupt | 14 | 4 |
INT10.5 | 108 | 0x0000 0DD8 | 2 | ADCB event interrupt | 14 | 5 |
INT10.6 | 109 | 0x0000 0DDA | 2 | ADCB2 interrupt | 14 | 6 |
INT10.7 | 110 | 0x0000 0DDC | 2 | ADCB3 interrupt | 14 | 7 |
INT10.8 | 111 | 0x0000 0DDE | 2 | ADCB4 interrupt | 14 | 8 |
INT10.9 | 200 | 0x0000 0E90 | 2 | ADCC event interrupt | 14 | 9 |
INT10.10 | 201 | 0x0000 0E92 | 2 | ADCC2 interrupt | 14 | 10 |
INT10.11 | 202 | 0x0000 0E94 | 2 | ADCC3 interrupt | 14 | 11 |
INT10.12 | 203 | 0x0000 0E96 | 2 | ADCC4 interrupt | 14 | 12 |
INT10.13 | 204 | 0x0000 0E98 | 2 | Reserved | 14 | 13 |
INT10.14 | 205 | 0x0000 0E9A | 2 | Reserved | 14 | 14 |
INT10.15 | 206 | 0x0000 0E9C | 2 | Reserved | 14 | 15 |
INT10.16 | 207 | 0x0000 0E9E | 2 | Reserved | 14 | 16 (Lowest) |
PIE Group 11 Vectors - Muxed into CPU INT11 | ||||||
INT11.1 | 112 | 0x0000 0DE0 | 2 | CLA1_1 interrupt | 15 | 1 (Highest) |
INT11.2 | 113 | 0x0000 0DE2 | 2 | CLA1_2 interrupt | 15 | 2 |
INT11.3 | 114 | 0x0000 0DE4 | 2 | CLA1_3 interrupt | 15 | 3 |
INT11.4 | 115 | 0x0000 0DE6 | 2 | CLA1_4 interrupt | 15 | 4 |
INT11.5 | 116 | 0x0000 0DE8 | 2 | CLA1_5 interrupt | 15 | 5 |
INT11.6 | 117 | 0x0000 0DEA | 2 | CLA1_6 interrupt | 15 | 6 |
INT11.7 | 118 | 0x0000 0DEC | 2 | CLA1_7 interrupt | 15 | 7 |
INT11.8 | 119 | 0x0000 0DEE | 2 | CLA1_8 interrupt | 15 | 8 |
INT11.9 | 208 | 0x0000 0EA0 | 2 | Reserved | 15 | 9 |
INT11.10 | 209 | 0x0000 0EA2 | 2 | Reserved | 15 | 10 |
INT11.11 | 210 | 0x0000 0EA4 | 2 | Reserved | 15 | 11 |
INT11.12 | 211 | 0x0000 0EA6 | 2 | Reserved | 15 | 12 |
INT11.13 | 212 | 0x0000 0EA8 | 2 | Reserved | 15 | 13 |
INT11.14 | 213 | 0x0000 0EAA | 2 | Reserved | 15 | 14 |
INT11.15 | 214 | 0x0000 0EAC | 2 | Reserved | 15 | 15 |
INT11.16 | 215 | 0x0000 0EAE | 2 | Reserved | 15 | 16 (Lowest) |
PIE Group 12 Vectors - Muxed into CPU INT12 | ||||||
INT12.1 | 120 | 0x0000 0DF0 | 2 | XINT3 interrupt | 16 | 1 (Highest) |
INT12.2 | 121 | 0x0000 0DF2 | 2 | XINT4 interrupt | 16 | 2 |
INT12.3 | 122 | 0x0000 0DF4 | 2 | XINT5 interrupt | 16 | 3 |
INT12.4 | 123 | 0x0000 0DF6 | 2 | MPOST interrupt | 16 | 4 |
INT12.5 | 124 | 0x0000 0DF8 | 2 | Flash Wrapper Operation done interrupt | 16 | 5 |
INT12.6 | 125 | 0x0000 0DFA | 2 | Reserved | 16 | 6 |
INT12.7 | 126 | 0x0000 0DFC | 2 | FPU overflow interrupt | 16 | 7 |
INT12.8 | 127 | 0x0000 0DFE | 2 | FPU underflow interrupt | 16 | 8 |
INT12.9 | 216 | 0x0000 0EB0 | 2 | Reserved | 16 | 9 |
INT12.10 | 217 | 0x0000 0EB2 | 2 | RAM correctable error interrupt | 16 | 10 |
INT12.11 | 218 | 0x0000 0EB4 | 2 | Flash correctable error interrupt | 16 | 11 |
INT12.12 | 219 | 0x0000 0EB6 | 2 | RAM access violation interrupt | 16 | 12 |
INT12.13 | 220 | 0x0000 0EB8 | 2 | AES_SIN_TREQ interrupt | 16 | 13 |
INT12.14 | 221 | 0x0000 0EBA | 2 | BGCRC_CLA1 interrupt | 16 | 14 |
INT12.15 | 222 | 0x0000 0EBC | 2 | CLA OVERFLOW interrupt | 16 | 15 |
INT12.16 | 223 | 0x0000 0EBE | 2 | CLA UNDERFLOW interrupt | 16 | 16 (Lowest) |