SPRUIW9C October 2021 – March 2024 TMS320F280033 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
In this device, the CLB clock is called CLBx clock that can be enabled or disabled by SYSCTL_PERIPH_CLK_CLBx through the SysCtl_enablePeripheral function. The maximum frequency is 150MHz and the clock can be enabled and configured by modifying the CLBx clock.
The CLB TILE clock and CLB register clock can be in ASYNC/SYNC mode with the SYSCLK. An example CLB clock configuration is shown in Table 32-1. Check the device data sheet for details on clocking specifications.
Clock | SYNC Mode (CLKMODECLBx = 0) |
ASYNC Mode (CLKMODECLBx = 1) |
|
---|---|---|---|
TILECLKDIV = 1 | TILECLKDIV = 0 | ||
CLB Register Clock | SYSCLK | SYSCLK | SYSCLK |
CLB TILE Clock | SYSCLK | SYSCLK / 2 | SYSCLK |