SPRUIY4B February 2023 – May 2024 TMS320F2800152-Q1 , TMS320F2800153-Q1 , TMS320F2800154-Q1 , TMS320F2800155 , TMS320F2800155-Q1 , TMS320F2800156-Q1 , TMS320F2800157 , TMS320F2800157-Q1
Example24-1 register configuration generates 4 clocks, all synchronous to one another with edges offset by 2 clock cycles. In Example24-1, a clock divide value of 12 is used.