SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
Table 18-188 lists the memory-mapped registers for the ADC_SAFECHECK_INTEVT_REGS registers. All register offset addresses not listed in Table 18-188 should be considered as reserved locations and the register contents should not be modified.
Offset | Acronym | Register Name | Write Protection | Section |
---|---|---|---|---|
0h | OOTFLG | Checker Out-of-Tolerance Flag Register | Go | |
2h | OOTFLGCLR | Checker Out-of-Tolerance Flag Clear Register | Go | |
4h | RES1OVF | Checker Overflow Result 1 Flag Register | Go | |
6h | RES1OVFCLR | Checker Overflow Result 1 Flag Clear Register | Go | |
8h | RES2OVF | Checker Overflow Result 2 Flag Register | Go | |
Ah | RES2OVFCLR | Checker Overflow Result 2 Flag Clear Register | Go | |
Ch | CHECKINTFLG | Checker Interrupt Flag Register | Go | |
Eh | CHECKINTFLGCLR | Checker Interrupt Flag Clear Register | Go | |
10h | CHECKINTSEL1 | Checker Interrupt Source Select Register 1 | Go | |
12h | CHECKINTSEL2 | Checker Interrupt Source Select Register 2 | Go | |
14h | CHECKINTSEL3 | Checker Interrupt Source Select Register 3 | Go | |
18h | CHECKEVT1SEL1 | Checker X-Bar EVT1 Source Select Register 1 | Go | |
1Ah | CHECKEVT1SEL2 | Checker X-Bar EVT1 Source Select Register 2 | Go | |
1Ch | CHECKEVT1SEL3 | Checker X-Bar EVT1 Source Select Register 3 | Go | |
20h | CHECKEVT2SEL1 | Checker X-Bar EVT2 Source Select Register 1 | Go | |
22h | CHECKEVT2SEL2 | Checker X-Bar EVT2 Source Select Register 2 | Go | |
24h | CHECKEVT2SEL3 | Checker X-Bar EVT2 Source Select Register 3 | Go | |
28h | CHECKEVT3SEL1 | Checker X-Bar EVT3 Source Select Register 1 | Go | |
2Ah | CHECKEVT3SEL2 | Checker X-Bar EVT3 Source Select Register 2 | Go | |
2Ch | CHECKEVT3SEL3 | Checker X-Bar EVT3 Source Select Register 3 | Go | |
30h | CHECKEVT4SEL1 | Checker X-Bar EVT4 Source Select Register 1 | Go | |
32h | CHECKEVT4SEL2 | Checker X-Bar EVT4 Source Select Register 2 | Go | |
34h | CHECKEVT4SEL3 | Checker X-Bar EVT4 Source Select Register 3 | Go |
Complex bit access types are encoded to fit into small table cells. Table 18-189 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
R-0 | R -0 | Read Returns 0s |
Write Type | ||
W | W | Write |
W1S | W 1S | Write 1 to set |
Reset or Default Value | ||
-n | Value after reset or the default value | |
Register Array Variables | ||
i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. |
OOTFLG is shown in Figure 18-210 and described in Table 18-190.
Return to the Summary Table.
Checker Out-of-Tolerance Flag Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16 | OOT15 | OOT14 | OOT13 | OOT12 | OOT11 | OOT10 | OOT9 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8 | OOT7 | OOT6 | OOT5 | OOT4 | OOT3 | OOT2 | OOT1 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16 | R | 0h | ADC results safety checker 16 out-of-tolerance flag. Set when CHECK16 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
14 | OOT15 | R | 0h | ADC results safety checker 15 out-of-tolerance flag. Set when CHECK15 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
13 | OOT14 | R | 0h | ADC results safety checker 14 out-of-tolerance flag. Set when CHECK14 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
12 | OOT13 | R | 0h | ADC results safety checker 13 out-of-tolerance flag. Set when CHECK13 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
11 | OOT12 | R | 0h | ADC results safety checker 12 out-of-tolerance flag. Set when CHECK12 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
10 | OOT11 | R | 0h | ADC results safety checker 11 out-of-tolerance flag. Set when CHECK11 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
9 | OOT10 | R | 0h | ADC results safety checker 10 out-of-tolerance flag. Set when CHECK10 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
8 | OOT9 | R | 0h | ADC results safety checker 1 out-of-tolerance flag. Set when CHECK9 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
7 | OOT8 | R | 0h | ADC results safety checker 8 out-of-tolerance flag. Set when CHECK8 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
6 | OOT7 | R | 0h | ADC results safety checker 7 out-of-tolerance flag. Set when CHECK7 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
5 | OOT6 | R | 0h | ADC results safety checker 6 out-of-tolerance flag. Set when CHECK6 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
4 | OOT5 | R | 0h | ADC results safety checker 5 out-of-tolerance flag. Set when CHECK5 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
3 | OOT4 | R | 0h | ADC results safety checker 4 out-of-tolerance flag. Set when CHECK4 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
2 | OOT3 | R | 0h | ADC results safety checker 3 out-of-tolerance flag. Set when CHECK3 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
1 | OOT2 | R | 0h | ADC results safety checker 2 out-of-tolerance flag. Set when CHECK2 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
0 | OOT1 | R | 0h | ADC results safety checker 1 out-of-tolerance flag. Set when CHECK1 detects a difference between configured conversion results greater than the configured tolerance. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
OOTFLGCLR is shown in Figure 18-211 and described in Table 18-191.
Return to the Summary Table.
Checker Out-of-Tolerance Flag Clear Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16 | OOT15 | OOT14 | OOT13 | OOT12 | OOT11 | OOT10 | OOT9 |
R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8 | OOT7 | OOT6 | OOT5 | OOT4 | OOT3 | OOT2 | OOT1 |
R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16 | R-0/W1S | 0h | ADC results safety checker 16 out-of-tolerance flag clear. Used to clear OOT status from CHECK16. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
14 | OOT15 | R-0/W1S | 0h | ADC results safety checker 15 out-of-tolerance flag clear. Used to clear OOT status from CHECK15. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
13 | OOT14 | R-0/W1S | 0h | ADC results safety checker 14 out-of-tolerance flag clear. Used to clear OOT status from CHECK14. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
12 | OOT13 | R-0/W1S | 0h | ADC results safety checker 135 out-of-tolerance flag clear. Used to clear OOT status from CHECK13. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
11 | OOT12 | R-0/W1S | 0h | ADC results safety checker 12 out-of-tolerance flag clear. Used to clear OOT status from CHECK12. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
10 | OOT11 | R-0/W1S | 0h | ADC results safety checker 11 out-of-tolerance flag clear. Used to clear OOT status from CHECK11. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
9 | OOT10 | R-0/W1S | 0h | ADC results safety checker 10 out-of-tolerance flag clear. Used to clear OOT status from CHECK10. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
8 | OOT9 | R-0/W1S | 0h | ADC results safety checker 9 out-of-tolerance flag clear. Used to clear OOT status from CHECK9. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
7 | OOT8 | R-0/W1S | 0h | ADC results safety checker 8 out-of-tolerance flag clear. Used to clear OOT status from CHECK8. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
6 | OOT7 | R-0/W1S | 0h | ADC results safety checker 7 out-of-tolerance flag clear. Used to clear OOT status from CHECK7. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
5 | OOT6 | R-0/W1S | 0h | ADC results safety checker 6 out-of-tolerance flag clear. Used to clear OOT status from CHECK6. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
4 | OOT5 | R-0/W1S | 0h | ADC results safety checker 5 out-of-tolerance flag clear. Used to clear OOT status from CHECK5. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
3 | OOT4 | R-0/W1S | 0h | ADC results safety checker 4 out-of-tolerance flag clear. Used to clear OOT status from CHECK4. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
2 | OOT3 | R-0/W1S | 0h | ADC results safety checker 3 out-of-tolerance flag clear. Used to clear OOT status from CHECK3. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
1 | OOT2 | R-0/W1S | 0h | ADC results safety checker 2 out-of-tolerance flag clear. Used to clear OOT status from CHECK2. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
0 | OOT1 | R-0/W1S | 0h | ADC results safety checker 1 out-of-tolerance flag clear. Used to clear OOT status from CHECK1. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
RES1OVF is shown in Figure 18-212 and described in Table 18-192.
Return to the Summary Table.
Checker Overflow Result 1 Flag Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16 | RES1OVF15 | RES1OVF14 | RES1OVF13 | RES1OVF12 | RES1OVF11 | RES1OVF10 | RES1OVF9 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8 | RES1OVF7 | RES1OVF6 | RES1OVF5 | RES1OVF4 | RES1OVF3 | RES1OVF2 | RES1OVF1 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16 | R | 0h | ADC results safety checker 16 overflow flag for result 1. Set when CHECK16 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
14 | RES1OVF15 | R | 0h | ADC results safety checker 15 overflow flag for result 1. Set when CHECK15 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
13 | RES1OVF14 | R | 0h | ADC results safety checker 14 overflow flag for result 1. Set when CHECK14 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
12 | RES1OVF13 | R | 0h | ADC results safety checker 13 overflow flag for result 1. Set when CHECK13 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
11 | RES1OVF12 | R | 0h | ADC results safety checker 12 overflow flag for result 1. Set when CHECK12 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
10 | RES1OVF11 | R | 0h | ADC results safety checker 11 overflow flag for result 1. Set when CHECK11 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
9 | RES1OVF10 | R | 0h | ADC results safety checker 10 overflow flag for result 1. Set when CHECK10 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
8 | RES1OVF9 | R | 0h | ADC results safety checker 9 overflow flag for result 1. Set when CHECK9 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
7 | RES1OVF8 | R | 0h | ADC results safety checker 8 overflow flag for result 1. Set when CHECK8 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
6 | RES1OVF7 | R | 0h | ADC results safety checker 7 overflow flag for result 1. Set when CHECK7 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
5 | RES1OVF6 | R | 0h | ADC results safety checker 6 overflow flag for result 1. Set when CHECK6 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
4 | RES1OVF5 | R | 0h | ADC results safety checker 5 overflow flag for result 1. Set when CHECK5 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
3 | RES1OVF4 | R | 0h | ADC results safety checker 4 overflow flag for result 1. Set when CHECK4 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
2 | RES1OVF3 | R | 0h | ADC results safety checker 3 overflow flag for result 1. Set when CHECK3 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
1 | RES1OVF2 | R | 0h | ADC results safety checker 2 overflow flag for result 1. Set when CHECK2 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
0 | RES1OVF1 | R | 0h | ADC results safety checker 1 overflow flag for result 1. Set when CHECK1 detects that conversion result 1 has arrived more than once before result 2 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
RES1OVFCLR is shown in Figure 18-213 and described in Table 18-193.
Return to the Summary Table.
Checker Overflow Result 1 Flag Clear Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16 | RES1OVF15 | RES1OVF14 | RES1OVF13 | RES1OVF12 | RES1OVF11 | RES1OVF10 | RES1OVF9 |
R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8 | RES1OVF7 | RES1OVF6 | RES1OVF5 | RES1OVF4 | RES1OVF3 | RES1OVF2 | RES1OVF1 |
R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16 | R-0/W1S | 0h | ADC results safety checker 16 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK16. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
14 | RES1OVF15 | R-0/W1S | 0h | ADC results safety checker 15 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK15. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
13 | RES1OVF14 | R-0/W1S | 0h | ADC results safety checker 14 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK14. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
12 | RES1OVF13 | R-0/W1S | 0h | ADC results safety checker 13 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK13. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
11 | RES1OVF12 | R-0/W1S | 0h | ADC results safety checker 12 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK12. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
10 | RES1OVF11 | R-0/W1S | 0h | ADC results safety checker 11 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK11. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
9 | RES1OVF10 | R-0/W1S | 0h | ADC results safety checker 10 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK10. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
8 | RES1OVF9 | R-0/W1S | 0h | ADC results safety checker 9 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK9. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
7 | RES1OVF8 | R-0/W1S | 0h | ADC results safety checker 8 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK8. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
6 | RES1OVF7 | R-0/W1S | 0h | ADC results safety checker 7 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK7. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
5 | RES1OVF6 | R-0/W1S | 0h | ADC results safety checker 6 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK6. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
4 | RES1OVF5 | R-0/W1S | 0h | ADC results safety checker 5 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK5. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
3 | RES1OVF4 | R-0/W1S | 0h | ADC results safety checker 4 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK4. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
2 | RES1OVF3 | R-0/W1S | 0h | ADC results safety checker 3 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK3. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
1 | RES1OVF2 | R-0/W1S | 0h | ADC results safety checker 2 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK2. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
0 | RES1OVF1 | R-0/W1S | 0h | ADC results safety checker 1 result 1 overflow flag clear. Used to clear RES1OVF status from CHECK1. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
RES2OVF is shown in Figure 18-214 and described in Table 18-194.
Return to the Summary Table.
Checker Overflow Result 2 Flag Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16 | RES2OVF15 | RES2OVF14 | RES2OVF13 | RES2OVF12 | RES2OVF11 | RES2OVF10 | RES2OVF9 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8 | RES2OVF7 | RES2OVF6 | RES2OVF5 | RES2OVF4 | RES2OVF3 | RES2OVF2 | RES2OVF1 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16 | R | 0h | ADC results safety checker 16 overflow flag for result 2. Set when CHECK16 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
14 | RES2OVF15 | R | 0h | ADC results safety checker 15 overflow flag for result 2. Set when CHECK15 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
13 | RES2OVF14 | R | 0h | ADC results safety checker 14 overflow flag for result 2. Set when CHECK14 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
12 | RES2OVF13 | R | 0h | ADC results safety checker 13 overflow flag for result 2. Set when CHECK13 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
11 | RES2OVF12 | R | 0h | ADC results safety checker 12 overflow flag for result 2. Set when CHECK12 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
10 | RES2OVF11 | R | 0h | ADC results safety checker 11 overflow flag for result 2. Set when CHECK11 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
9 | RES2OVF10 | R | 0h | ADC results safety checker 10 overflow flag for result 2. Set when CHECK10 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
8 | RES2OVF9 | R | 0h | ADC results safety checker 9 overflow flag for result 2. Set when CHECK9 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
7 | RES2OVF8 | R | 0h | ADC results safety checker 8 overflow flag for result 2. Set when CHECK8 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
6 | RES2OVF7 | R | 0h | ADC results safety checker 7 overflow flag for result 2. Set when CHECK7 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
5 | RES2OVF6 | R | 0h | ADC results safety checker 6 overflow flag for result 2. Set when CHECK6 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
4 | RES2OVF5 | R | 0h | ADC results safety checker 5 overflow flag for result 2. Set when CHECK5 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
3 | RES2OVF4 | R | 0h | ADC results safety checker 4 overflow flag for result 2. Set when CHECK4 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
2 | RES2OVF3 | R | 0h | ADC results safety checker 3 overflow flag for result 2. Set when CHECK3 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
1 | RES2OVF2 | R | 0h | ADC results safety checker 2 overflow flag for result 2. Set when CHECK2 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
0 | RES2OVF1 | R | 0h | ADC results safety checker 1 overflow flag for result 2. Set when CHECK1 detects that conversion result 2 has arrived more than once before result 1 has arrived. Use the CHECKINTSEL1, CHECKINTSEL2, CHECKINTSEL3, CHECKEVTxSEL1, CHECKEVTxSEL2, and CHECKEVTxSEL3 registers to aggregate detected OOT and OVF flags into interrupt (INT) or X-bar events (EVT). Reset type: SYSRSn |
RES2OVFCLR is shown in Figure 18-215 and described in Table 18-195.
Return to the Summary Table.
Checker Overflow Result 2 Flag Clear Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16 | RES2OVF15 | RES2OVF14 | RES2OVF13 | RES2OVF12 | RES2OVF11 | RES2OVF10 | RES2OVF9 |
R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8 | RES2OVF7 | RES2OVF6 | RES2OVF5 | RES2OVF4 | RES2OVF3 | RES2OVF2 | RES2OVF1 |
R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16 | R-0/W1S | 0h | ADC results safety checker 16 result overflow flag clear. Used to clear OVF status from CHECK16. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
14 | RES2OVF15 | R-0/W1S | 0h | ADC results safety checker 15 result overflow flag clear. Used to clear OVF status from CHECK15. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
13 | RES2OVF14 | R-0/W1S | 0h | ADC results safety checker 14 result overflow flag clear. Used to clear OVF status from CHECK14. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
12 | RES2OVF13 | R-0/W1S | 0h | ADC results safety checker 13 result overflow flag clear. Used to clear OVF status from CHECK13. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
11 | RES2OVF12 | R-0/W1S | 0h | ADC results safety checker 12 result overflow flag clear. Used to clear OVF status from CHECK12. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
10 | RES2OVF11 | R-0/W1S | 0h | ADC results safety checker 11 result overflow flag clear. Used to clear OVF status from CHECK11. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
9 | RES2OVF10 | R-0/W1S | 0h | ADC results safety checker 10 result overflow flag clear. Used to clear OVF status from CHECK10. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
8 | RES2OVF9 | R-0/W1S | 0h | ADC results safety checker 9 result overflow flag clear. Used to clear OVF status from CHECK9. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
7 | RES2OVF8 | R-0/W1S | 0h | ADC results safety checker 8 result overflow flag clear. Used to clear OVF status from CHECK8. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
6 | RES2OVF7 | R-0/W1S | 0h | ADC results safety checker 7 result overflow flag clear. Used to clear OVF status from CHECK7. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
5 | RES2OVF6 | R-0/W1S | 0h | ADC results safety checker 6 result overflow flag clear. Used to clear OVF status from CHECK6. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
4 | RES2OVF5 | R-0/W1S | 0h | ADC results safety checker 5 result overflow flag clear. Used to clear OVF status from CHECK5. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
3 | RES2OVF4 | R-0/W1S | 0h | ADC results safety checker 4 result overflow flag clear. Used to clear OVF status from CHECK4. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
2 | RES2OVF3 | R-0/W1S | 0h | ADC results safety checker 3 result overflow flag clear. Used to clear OVF status from CHECK3. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
1 | RES2OVF2 | R-0/W1S | 0h | ADC results safety checker 2 result overflow flag clear. Used to clear OVF status from CHECK2. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHECKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
0 | RES2OVF1 | R-0/W1S | 0h | ADC results safety checker 1 result overflow flag clear. Used to clear OVF status from CHECK1. In the case of a safety checker interrupt, clear all serviced OOT or OVF flags first, then clear the global interrupt flag (in the CHECKINTFLG register) using the CHKINTFLGCLR register. In the case of a safety checker X-bar event, clear all associated OOT or OVF flags to clear the event. Reset type: SYSRSn |
CHECKINTFLG is shown in Figure 18-216 and described in Table 18-196.
Return to the Summary Table.
Checker Interrupt Flag Register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CHECKINT | ||||||
R-0h | R-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-1 | RESERVED | R | 0h | Reserved |
0 | CHECKINT | R | 0h | ADC results safety checker subsytem interrupt flag. Indicates that one or more configured OOT or OVF conditions have occurred in the individual safety checker modules. In the ISR, clear all serviced OOT or OVF flags first (using the OOTFLGCLR and OVFFLGCLR registers), then clear this flag using the CHKINTFLGCLR register. The CHECKINTSEL1 and CHECKINTSEL2 registers are used to select which OOT and OVF flags from the individual checker modules can trigger this interrupt. Reset type: SYSRSn |
CHECKINTFLGCLR is shown in Figure 18-217 and described in Table 18-197.
Return to the Summary Table.
Checker Interrupt Flag Clear Register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CHECKINTCLR | ||||||
R-0h | R-0/W1S-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-1 | RESERVED | R | 0h | Reserved |
0 | CHECKINTCLR | R-0/W1S | 0h | ADC results safety checker subsytem interrupt flag clear. Used to clear the global safety checker subsystem interrupt flag. In the ISR, clear all serviced OOT or OVF flags first (using the OOTFLGCLR and OVFFLGCLR registers), then clear the global CHECKINT flag using the this register. Reset type: SYSRSn |
CHECKINTSEL1 is shown in Figure 18-218 and described in Table 18-198.
Return to the Summary Table.
Checker Interrupt Source Select Register 1
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16EN | RES1OVF15EN | RES1OVF14EN | RES1OVF13EN | RES1OVF12EN | RES1OVF11EN | RES1OVF10EN | RES1OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8EN | RES1OVF7EN | RES1OVF6EN | RES1OVF5EN | RES1OVF4EN | RES1OVF3EN | RES1OVF2EN | RES1OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16EN | R/W | 0h | Enable CHECK16 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
14 | RES1OVF15EN | R/W | 0h | Enable CHECK15 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
13 | RES1OVF14EN | R/W | 0h | Enable CHECK14 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
12 | RES1OVF13EN | R/W | 0h | Enable CHECK13 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
11 | RES1OVF12EN | R/W | 0h | Enable CHECK12 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
10 | RES1OVF11EN | R/W | 0h | Enable CHECK11 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
9 | RES1OVF10EN | R/W | 0h | Enable CHECK10 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
8 | RES1OVF9EN | R/W | 0h | Enable CHECK9 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
7 | RES1OVF8EN | R/W | 0h | Enable CHECK8 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
6 | RES1OVF7EN | R/W | 0h | Enable CHECK7 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
5 | RES1OVF6EN | R/W | 0h | Enable CHECK6 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
4 | RES1OVF5EN | R/W | 0h | Enable CHECK5 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
3 | RES1OVF4EN | R/W | 0h | Enable CHECK4 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
2 | RES1OVF3EN | R/W | 0h | Enable CHECK3 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
1 | RES1OVF2EN | R/W | 0h | Enable CHECK2 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
0 | RES1OVF1EN | R/W | 0h | Enable CHECK1 RES1OVF as a source for CHECKINT. Reset type: SYSRSn |
CHECKINTSEL2 is shown in Figure 18-219 and described in Table 18-199.
Return to the Summary Table.
Checker Interrupt Source Select Register 2
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16EN | RES2OVF15EN | RES2OVF14EN | RES2OVF13EN | RES2OVF12EN | RES2OVF11EN | RES2OVF10EN | RES2OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8EN | RES2OVF7EN | RES2OVF6EN | RES2OVF5EN | RES2OVF4EN | RES2OVF3EN | RES2OVF2EN | RES2OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16EN | R/W | 0h | Enable CHECK16 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
14 | RES2OVF15EN | R/W | 0h | Enable CHECK15 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
13 | RES2OVF14EN | R/W | 0h | Enable CHECK14 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
12 | RES2OVF13EN | R/W | 0h | Enable CHECK13 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
11 | RES2OVF12EN | R/W | 0h | Enable CHECK12 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
10 | RES2OVF11EN | R/W | 0h | Enable CHECK11 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
9 | RES2OVF10EN | R/W | 0h | Enable CHECK10 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
8 | RES2OVF9EN | R/W | 0h | Enable CHECK9 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
7 | RES2OVF8EN | R/W | 0h | Enable CHECK8 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
6 | RES2OVF7EN | R/W | 0h | Enable CHECK7 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
5 | RES2OVF6EN | R/W | 0h | Enable CHECK6 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
4 | RES2OVF5EN | R/W | 0h | Enable CHECK5 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
3 | RES2OVF4EN | R/W | 0h | Enable CHECK4 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
2 | RES2OVF3EN | R/W | 0h | Enable CHECK3 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
1 | RES2OVF2EN | R/W | 0h | Enable CHECK2 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
0 | RES2OVF1EN | R/W | 0h | Enable CHECK1 RES2OVF as a source for CHECKINT. Reset type: SYSRSn |
CHECKINTSEL3 is shown in Figure 18-220 and described in Table 18-200.
Return to the Summary Table.
Checker Interrupt Source Select Register 3
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16EN | OOT15EN | OOT14EN | OOT13EN | OOT12EN | OOT11EN | OOT10EN | OOT9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8EN | OOT7EN | OOT6EN | OOT5EN | OOT4EN | OOT3EN | OOT2EN | OOT1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16EN | R/W | 0h | Enable CHECK16 OOT as a source for CHECKINT. Reset type: SYSRSn |
14 | OOT15EN | R/W | 0h | Enable CHECK15 OOT as a source for CHECKINT. Reset type: SYSRSn |
13 | OOT14EN | R/W | 0h | Enable CHECK14 OOT as a source for CHECKINT. Reset type: SYSRSn |
12 | OOT13EN | R/W | 0h | Enable CHECK13 OOT as a source for CHECKINT. Reset type: SYSRSn |
11 | OOT12EN | R/W | 0h | Enable CHECK12 OOT as a source for CHECKINT. Reset type: SYSRSn |
10 | OOT11EN | R/W | 0h | Enable CHECK11 OOT as a source for CHECKINT. Reset type: SYSRSn |
9 | OOT10EN | R/W | 0h | Enable CHECK10 OOT as a source for CHECKINT. Reset type: SYSRSn |
8 | OOT9EN | R/W | 0h | Enable CHECK9 OOT as a source for CHECKINT. Reset type: SYSRSn |
7 | OOT8EN | R/W | 0h | Enable CHECK8 OOT as a source for CHECKINT. Reset type: SYSRSn |
6 | OOT7EN | R/W | 0h | Enable CHECK7 OOT as a source for CHECKINT. Reset type: SYSRSn |
5 | OOT6EN | R/W | 0h | Enable CHECK6 OOT as a source for CHECKINT. Reset type: SYSRSn |
4 | OOT5EN | R/W | 0h | Enable CHECK5 OOT as a source for CHECKINT. Reset type: SYSRSn |
3 | OOT4EN | R/W | 0h | Enable CHECK4 OOT as a source for CHECKINT. Reset type: SYSRSn |
2 | OOT3EN | R/W | 0h | Enable CHECK3 OOT as a source for CHECKINT. Reset type: SYSRSn |
1 | OOT2EN | R/W | 0h | Enable CHECK2 OOT as a source for CHECKINT. Reset type: SYSRSn |
0 | OOT1EN | R/W | 0h | Enable CHECK1 OOT as a source for CHECKINT. Reset type: SYSRSn |
CHECKEVT1SEL1 is shown in Figure 18-221 and described in Table 18-201.
Return to the Summary Table.
Checker X-Bar EVT1 Source Select Register 1
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16EN | RES1OVF15EN | RES1OVF14EN | RES1OVF13EN | RES1OVF12EN | RES1OVF11EN | RES1OVF10EN | RES1OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8EN | RES1OVF7EN | RES1OVF6EN | RES1OVF5EN | RES1OVF4EN | RES1OVF3EN | RES1OVF2EN | RES1OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16EN | R/W | 0h | Enable CHECK16 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
14 | RES1OVF15EN | R/W | 0h | Enable CHECK15 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
13 | RES1OVF14EN | R/W | 0h | Enable CHECK14 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
12 | RES1OVF13EN | R/W | 0h | Enable CHECK13 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
11 | RES1OVF12EN | R/W | 0h | Enable CHECK12 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
10 | RES1OVF11EN | R/W | 0h | Enable CHECK11 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
9 | RES1OVF10EN | R/W | 0h | Enable CHECK10 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
8 | RES1OVF9EN | R/W | 0h | Enable CHECK9 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
7 | RES1OVF8EN | R/W | 0h | Enable CHECK8 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
6 | RES1OVF7EN | R/W | 0h | Enable CHECK7 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
5 | RES1OVF6EN | R/W | 0h | Enable CHECK6 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
4 | RES1OVF5EN | R/W | 0h | Enable CHECK5 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
3 | RES1OVF4EN | R/W | 0h | Enable CHECK4 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
2 | RES1OVF3EN | R/W | 0h | Enable CHECK3 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
1 | RES1OVF2EN | R/W | 0h | Enable CHECK2 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
0 | RES1OVF1EN | R/W | 0h | Enable CHECK1 RES1OVF as a source for CHECKEVT1. Reset type: SYSRSn |
CHECKEVT1SEL2 is shown in Figure 18-222 and described in Table 18-202.
Return to the Summary Table.
Checker X-Bar EVT1 Source Select Register 2
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16EN | RES2OVF15EN | RES2OVF14EN | RES2OVF13EN | RES2OVF12EN | RES2OVF11EN | RES2OVF10EN | RES2OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8EN | RES2OVF7EN | RES2OVF6EN | RES2OVF5EN | RES2OVF4EN | RES2OVF3EN | RES2OVF2EN | RES2OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16EN | R/W | 0h | Enable CHECK16 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
14 | RES2OVF15EN | R/W | 0h | Enable CHECK15 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
13 | RES2OVF14EN | R/W | 0h | Enable CHECK14 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
12 | RES2OVF13EN | R/W | 0h | Enable CHECK13 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
11 | RES2OVF12EN | R/W | 0h | Enable CHECK12 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
10 | RES2OVF11EN | R/W | 0h | Enable CHECK11 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
9 | RES2OVF10EN | R/W | 0h | Enable CHECK10 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
8 | RES2OVF9EN | R/W | 0h | Enable CHECK9 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
7 | RES2OVF8EN | R/W | 0h | Enable CHECK8 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
6 | RES2OVF7EN | R/W | 0h | Enable CHECK7 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
5 | RES2OVF6EN | R/W | 0h | Enable CHECK6 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
4 | RES2OVF5EN | R/W | 0h | Enable CHECK5 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
3 | RES2OVF4EN | R/W | 0h | Enable CHECK4 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
2 | RES2OVF3EN | R/W | 0h | Enable CHECK3 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
1 | RES2OVF2EN | R/W | 0h | Enable CHECK2 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
0 | RES2OVF1EN | R/W | 0h | Enable CHECK1 RES2OVF as a source for CHECKEVT1. Reset type: SYSRSn |
CHECKEVT1SEL3 is shown in Figure 18-223 and described in Table 18-203.
Return to the Summary Table.
Checker X-Bar EVT1 Source Select Register 3
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16EN | OOT15EN | OOT14EN | OOT13EN | OOT12EN | OOT11EN | OOT10EN | OOT9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8EN | OOT7EN | OOT6EN | OOT5EN | OOT4EN | OOT3EN | OOT2EN | OOT1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16EN | R/W | 0h | Enable CHECK16 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
14 | OOT15EN | R/W | 0h | Enable CHECK15 OOTas a source for CHECKEVT1. Reset type: SYSRSn |
13 | OOT14EN | R/W | 0h | Enable CHECK14 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
12 | OOT13EN | R/W | 0h | Enable CHECK13 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
11 | OOT12EN | R/W | 0h | Enable CHECK12 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
10 | OOT11EN | R/W | 0h | Enable CHECK11 OOTas a source for CHECKEVT1. Reset type: SYSRSn |
9 | OOT10EN | R/W | 0h | Enable CHECK10 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
8 | OOT9EN | R/W | 0h | Enable CHECK9 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
7 | OOT8EN | R/W | 0h | Enable CHECK8 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
6 | OOT7EN | R/W | 0h | Enable CHECK7 OOTas a source for CHECKEVT1. Reset type: SYSRSn |
5 | OOT6EN | R/W | 0h | Enable CHECK6 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
4 | OOT5EN | R/W | 0h | Enable CHECK5 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
3 | OOT4EN | R/W | 0h | Enable CHECK4 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
2 | OOT3EN | R/W | 0h | Enable CHECK3 OOTas a source for CHECKEVT1. Reset type: SYSRSn |
1 | OOT2EN | R/W | 0h | Enable CHECK2 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
0 | OOT1EN | R/W | 0h | Enable CHECK1 OOT as a source for CHECKEVT1. Reset type: SYSRSn |
CHECKEVT2SEL1 is shown in Figure 18-224 and described in Table 18-204.
Return to the Summary Table.
Checker X-Bar EVT2 Source Select Register 1
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16EN | RES1OVF15EN | RES1OVF14EN | RES1OVF13EN | RES1OVF12EN | RES1OVF11EN | RES1OVF10EN | RES1OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8EN | RES1OVF7EN | RES1OVF6EN | RES1OVF5EN | RES1OVF4EN | RES1OVF3EN | RES1OVF2EN | RES1OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16EN | R/W | 0h | Enable CHECK16 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
14 | RES1OVF15EN | R/W | 0h | Enable CHECK15 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
13 | RES1OVF14EN | R/W | 0h | Enable CHECK14 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
12 | RES1OVF13EN | R/W | 0h | Enable CHECK13 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
11 | RES1OVF12EN | R/W | 0h | Enable CHECK12 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
10 | RES1OVF11EN | R/W | 0h | Enable CHECK11 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
9 | RES1OVF10EN | R/W | 0h | Enable CHECK10 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
8 | RES1OVF9EN | R/W | 0h | Enable CHECK9 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
7 | RES1OVF8EN | R/W | 0h | Enable CHECK8 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
6 | RES1OVF7EN | R/W | 0h | Enable CHECK7 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
5 | RES1OVF6EN | R/W | 0h | Enable CHECK6 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
4 | RES1OVF5EN | R/W | 0h | Enable CHECK5 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
3 | RES1OVF4EN | R/W | 0h | Enable CHECK4 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
2 | RES1OVF3EN | R/W | 0h | Enable CHECK3 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
1 | RES1OVF2EN | R/W | 0h | Enable CHECK2 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
0 | RES1OVF1EN | R/W | 0h | Enable CHECK1 RES1OVF as a source for CHECKEVT2. Reset type: SYSRSn |
CHECKEVT2SEL2 is shown in Figure 18-225 and described in Table 18-205.
Return to the Summary Table.
Checker X-Bar EVT2 Source Select Register 2
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16EN | RES2OVF15EN | RES2OVF14EN | RES2OVF13EN | RES2OVF12EN | RES2OVF11EN | RES2OVF10EN | RES2OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8EN | RES2OVF7EN | RES2OVF6EN | RES2OVF5EN | RES2OVF4EN | RES2OVF3EN | RES2OVF2EN | RES2OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16EN | R/W | 0h | Enable CHECK16 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
14 | RES2OVF15EN | R/W | 0h | Enable CHECK15 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
13 | RES2OVF14EN | R/W | 0h | Enable CHECK14 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
12 | RES2OVF13EN | R/W | 0h | Enable CHECK13 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
11 | RES2OVF12EN | R/W | 0h | Enable CHECK12 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
10 | RES2OVF11EN | R/W | 0h | Enable CHECK11 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
9 | RES2OVF10EN | R/W | 0h | Enable CHECK10 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
8 | RES2OVF9EN | R/W | 0h | Enable CHECK9 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
7 | RES2OVF8EN | R/W | 0h | Enable CHECK8 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
6 | RES2OVF7EN | R/W | 0h | Enable CHECK7 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
5 | RES2OVF6EN | R/W | 0h | Enable CHECK6 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
4 | RES2OVF5EN | R/W | 0h | Enable CHECK5 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
3 | RES2OVF4EN | R/W | 0h | Enable CHECK4 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
2 | RES2OVF3EN | R/W | 0h | Enable CHECK3 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
1 | RES2OVF2EN | R/W | 0h | Enable CHECK2 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
0 | RES2OVF1EN | R/W | 0h | Enable CHECK1 RES2OVF as a source for CHECKEVT2. Reset type: SYSRSn |
CHECKEVT2SEL3 is shown in Figure 18-226 and described in Table 18-206.
Return to the Summary Table.
Checker X-Bar EVT2 Source Select Register 3
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16EN | OOT15EN | OOT14EN | OOT13EN | OOT12EN | OOT11EN | OOT10EN | OOT9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8EN | OOT7EN | OOT6EN | OOT5EN | OOT4EN | OOT3EN | OOT2EN | OOT1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16EN | R/W | 0h | Enable CHECK16 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
14 | OOT15EN | R/W | 0h | Enable CHECK15 OOTas a source for CHECKEVT2. Reset type: SYSRSn |
13 | OOT14EN | R/W | 0h | Enable CHECK14 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
12 | OOT13EN | R/W | 0h | Enable CHECK13 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
11 | OOT12EN | R/W | 0h | Enable CHECK12 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
10 | OOT11EN | R/W | 0h | Enable CHECK11 OOTas a source for CHECKEVT2. Reset type: SYSRSn |
9 | OOT10EN | R/W | 0h | Enable CHECK10 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
8 | OOT9EN | R/W | 0h | Enable CHECK9 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
7 | OOT8EN | R/W | 0h | Enable CHECK8 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
6 | OOT7EN | R/W | 0h | Enable CHECK7 OOTas a source for CHECKEVT2. Reset type: SYSRSn |
5 | OOT6EN | R/W | 0h | Enable CHECK6 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
4 | OOT5EN | R/W | 0h | Enable CHECK5 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
3 | OOT4EN | R/W | 0h | Enable CHECK4 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
2 | OOT3EN | R/W | 0h | Enable CHECK3 OOTas a source for CHECKEVT2. Reset type: SYSRSn |
1 | OOT2EN | R/W | 0h | Enable CHECK2 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
0 | OOT1EN | R/W | 0h | Enable CHECK1 OOT as a source for CHECKEVT2. Reset type: SYSRSn |
CHECKEVT3SEL1 is shown in Figure 18-227 and described in Table 18-207.
Return to the Summary Table.
Checker X-Bar EVT3 Source Select Register 1
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16EN | RES1OVF15EN | RES1OVF14EN | RES1OVF13EN | RES1OVF12EN | RES1OVF11EN | RES1OVF10EN | RES1OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8EN | RES1OVF7EN | RES1OVF6EN | RES1OVF5EN | RES1OVF4EN | RES1OVF3EN | RES1OVF2EN | RES1OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16EN | R/W | 0h | Enable CHECK16 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
14 | RES1OVF15EN | R/W | 0h | Enable CHECK15 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
13 | RES1OVF14EN | R/W | 0h | Enable CHECK14 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
12 | RES1OVF13EN | R/W | 0h | Enable CHECK13 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
11 | RES1OVF12EN | R/W | 0h | Enable CHECK12 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
10 | RES1OVF11EN | R/W | 0h | Enable CHECK11 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
9 | RES1OVF10EN | R/W | 0h | Enable CHECK10 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
8 | RES1OVF9EN | R/W | 0h | Enable CHECK9 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
7 | RES1OVF8EN | R/W | 0h | Enable CHECK8 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
6 | RES1OVF7EN | R/W | 0h | Enable CHECK7 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
5 | RES1OVF6EN | R/W | 0h | Enable CHECK6 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
4 | RES1OVF5EN | R/W | 0h | Enable CHECK5 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
3 | RES1OVF4EN | R/W | 0h | Enable CHECK4 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
2 | RES1OVF3EN | R/W | 0h | Enable CHECK3 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
1 | RES1OVF2EN | R/W | 0h | Enable CHECK2 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
0 | RES1OVF1EN | R/W | 0h | Enable CHECK1 RES1OVF as a source for CHECKEVT3. Reset type: SYSRSn |
CHECKEVT3SEL2 is shown in Figure 18-228 and described in Table 18-208.
Return to the Summary Table.
Checker X-Bar EVT3 Source Select Register 2
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16EN | RES2OVF15EN | RES2OVF14EN | RES2OVF13EN | RES2OVF12EN | RES2OVF11EN | RES2OVF10EN | RES2OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8EN | RES2OVF7EN | RES2OVF6EN | RES2OVF5EN | RES2OVF4EN | RES2OVF3EN | RES2OVF2EN | RES2OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16EN | R/W | 0h | Enable CHECK16 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
14 | RES2OVF15EN | R/W | 0h | Enable CHECK15 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
13 | RES2OVF14EN | R/W | 0h | Enable CHECK14 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
12 | RES2OVF13EN | R/W | 0h | Enable CHECK13 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
11 | RES2OVF12EN | R/W | 0h | Enable CHECK12 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
10 | RES2OVF11EN | R/W | 0h | Enable CHECK11 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
9 | RES2OVF10EN | R/W | 0h | Enable CHECK10 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
8 | RES2OVF9EN | R/W | 0h | Enable CHECK9 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
7 | RES2OVF8EN | R/W | 0h | Enable CHECK8 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
6 | RES2OVF7EN | R/W | 0h | Enable CHECK7 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
5 | RES2OVF6EN | R/W | 0h | Enable CHECK6 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
4 | RES2OVF5EN | R/W | 0h | Enable CHECK5 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
3 | RES2OVF4EN | R/W | 0h | Enable CHECK4 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
2 | RES2OVF3EN | R/W | 0h | Enable CHECK3 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
1 | RES2OVF2EN | R/W | 0h | Enable CHECK2 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
0 | RES2OVF1EN | R/W | 0h | Enable CHECK1 RES2OVF as a source for CHECKEVT3. Reset type: SYSRSn |
CHECKEVT3SEL3 is shown in Figure 18-229 and described in Table 18-209.
Return to the Summary Table.
Checker X-Bar EVT3 Source Select Register 3
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16EN | OOT15EN | OOT14EN | OOT13EN | OOT12EN | OOT11EN | OOT10EN | OOT9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8EN | OOT7EN | OOT6EN | OOT5EN | OOT4EN | OOT3EN | OOT2EN | OOT1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16EN | R/W | 0h | Enable CHECK16 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
14 | OOT15EN | R/W | 0h | Enable CHECK15 OOTas a source for CHECKEVT3. Reset type: SYSRSn |
13 | OOT14EN | R/W | 0h | Enable CHECK14 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
12 | OOT13EN | R/W | 0h | Enable CHECK13 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
11 | OOT12EN | R/W | 0h | Enable CHECK12 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
10 | OOT11EN | R/W | 0h | Enable CHECK11 OOTas a source for CHECKEVT3. Reset type: SYSRSn |
9 | OOT10EN | R/W | 0h | Enable CHECK10 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
8 | OOT9EN | R/W | 0h | Enable CHECK9 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
7 | OOT8EN | R/W | 0h | Enable CHECK8 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
6 | OOT7EN | R/W | 0h | Enable CHECK7 OOTas a source for CHECKEVT3. Reset type: SYSRSn |
5 | OOT6EN | R/W | 0h | Enable CHECK6 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
4 | OOT5EN | R/W | 0h | Enable CHECK5 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
3 | OOT4EN | R/W | 0h | Enable CHECK4 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
2 | OOT3EN | R/W | 0h | Enable CHECK3 OOTas a source for CHECKEVT3. Reset type: SYSRSn |
1 | OOT2EN | R/W | 0h | Enable CHECK2 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
0 | OOT1EN | R/W | 0h | Enable CHECK1 OOT as a source for CHECKEVT3. Reset type: SYSRSn |
CHECKEVT4SEL1 is shown in Figure 18-230 and described in Table 18-210.
Return to the Summary Table.
Checker X-Bar EVT4 Source Select Register 1
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES1OVF16EN | RES1OVF15EN | RES1OVF14EN | RES1OVF13EN | RES1OVF12EN | RES1OVF11EN | RES1OVF10EN | RES1OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES1OVF8EN | RES1OVF7EN | RES1OVF6EN | RES1OVF5EN | RES1OVF4EN | RES1OVF3EN | RES1OVF2EN | RES1OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES1OVF16EN | R/W | 0h | Enable CHECK16 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
14 | RES1OVF15EN | R/W | 0h | Enable CHECK15 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
13 | RES1OVF14EN | R/W | 0h | Enable CHECK14 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
12 | RES1OVF13EN | R/W | 0h | Enable CHECK13 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
11 | RES1OVF12EN | R/W | 0h | Enable CHECK12 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
10 | RES1OVF11EN | R/W | 0h | Enable CHECK11 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
9 | RES1OVF10EN | R/W | 0h | Enable CHECK10 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
8 | RES1OVF9EN | R/W | 0h | Enable CHECK9 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
7 | RES1OVF8EN | R/W | 0h | Enable CHECK8 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
6 | RES1OVF7EN | R/W | 0h | Enable CHECK7 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
5 | RES1OVF6EN | R/W | 0h | Enable CHECK6 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
4 | RES1OVF5EN | R/W | 0h | Enable CHECK5 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
3 | RES1OVF4EN | R/W | 0h | Enable CHECK4 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
2 | RES1OVF3EN | R/W | 0h | Enable CHECK3 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
1 | RES1OVF2EN | R/W | 0h | Enable CHECK2 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
0 | RES1OVF1EN | R/W | 0h | Enable CHECK1 RES1OVF as a source for CHECKEVT4. Reset type: SYSRSn |
CHECKEVT4SEL2 is shown in Figure 18-231 and described in Table 18-211.
Return to the Summary Table.
Checker X-Bar EVT4 Source Select Register 2
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RES2OVF16EN | RES2OVF15EN | RES2OVF14EN | RES2OVF13EN | RES2OVF12EN | RES2OVF11EN | RES2OVF10EN | RES2OVF9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES2OVF8EN | RES2OVF7EN | RES2OVF6EN | RES2OVF5EN | RES2OVF4EN | RES2OVF3EN | RES2OVF2EN | RES2OVF1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | RES2OVF16EN | R/W | 0h | Enable CHECK16 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
14 | RES2OVF15EN | R/W | 0h | Enable CHECK15 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
13 | RES2OVF14EN | R/W | 0h | Enable CHECK14 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
12 | RES2OVF13EN | R/W | 0h | Enable CHECK13 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
11 | RES2OVF12EN | R/W | 0h | Enable CHECK12 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
10 | RES2OVF11EN | R/W | 0h | Enable CHECK11 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
9 | RES2OVF10EN | R/W | 0h | Enable CHECK10 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
8 | RES2OVF9EN | R/W | 0h | Enable CHECK9 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
7 | RES2OVF8EN | R/W | 0h | Enable CHECK8 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
6 | RES2OVF7EN | R/W | 0h | Enable CHECK7 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
5 | RES2OVF6EN | R/W | 0h | Enable CHECK6 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
4 | RES2OVF5EN | R/W | 0h | Enable CHECK5 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
3 | RES2OVF4EN | R/W | 0h | Enable CHECK4 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
2 | RES2OVF3EN | R/W | 0h | Enable CHECK3 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
1 | RES2OVF2EN | R/W | 0h | Enable CHECK2 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
0 | RES2OVF1EN | R/W | 0h | Enable CHECK1 RES2OVF as a source for CHECKEVT4. Reset type: SYSRSn |
CHECKEVT4SEL3 is shown in Figure 18-232 and described in Table 18-212.
Return to the Summary Table.
Checker X-Bar EVT4 Source Select Register 3
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
OOT16EN | OOT15EN | OOT14EN | OOT13EN | OOT12EN | OOT11EN | OOT10EN | OOT9EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OOT8EN | OOT7EN | OOT6EN | OOT5EN | OOT4EN | OOT3EN | OOT2EN | OOT1EN |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R | 0h | Reserved |
15 | OOT16EN | R/W | 0h | Enable CHECK16 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
14 | OOT15EN | R/W | 0h | Enable CHECK15 OOTas a source for CHECKEVT4. Reset type: SYSRSn |
13 | OOT14EN | R/W | 0h | Enable CHECK14 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
12 | OOT13EN | R/W | 0h | Enable CHECK13 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
11 | OOT12EN | R/W | 0h | Enable CHECK12 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
10 | OOT11EN | R/W | 0h | Enable CHECK11 OOTas a source for CHECKEVT4. Reset type: SYSRSn |
9 | OOT10EN | R/W | 0h | Enable CHECK10 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
8 | OOT9EN | R/W | 0h | Enable CHECK9 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
7 | OOT8EN | R/W | 0h | Enable CHECK8 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
6 | OOT7EN | R/W | 0h | Enable CHECK7 OOTas a source for CHECKEVT4. Reset type: SYSRSn |
5 | OOT6EN | R/W | 0h | Enable CHECK6 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
4 | OOT5EN | R/W | 0h | Enable CHECK5 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
3 | OOT4EN | R/W | 0h | Enable CHECK4 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
2 | OOT3EN | R/W | 0h | Enable CHECK3 OOTas a source for CHECKEVT4. Reset type: SYSRSn |
1 | OOT2EN | R/W | 0h | Enable CHECK2 OOT as a source for CHECKEVT4. Reset type: SYSRSn |
0 | OOT1EN | R/W | 0h | Enable CHECK1 OOT as a source for CHECKEVT4. Reset type: SYSRSn |