SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
Figure 6-2 shows the memory map of the BGCRC module. M0, M1, D[x]RAM, MSGRAM, LS[x]RAM, and GS[x]RAM are all zero wait-state memories. BGCRC accesses these memories with minimal impact on normal program operation. For instance, if a BGCRC access is being made to a zero wait-state memory in the current cycle, the earliest the operating program can make access to the same memory location is in the next cycle. Similarly for the non-zero wait state memories SECROM, DATAROM and BOOTROM, the worst case delay for functional access after a BGCRC access is the wait-state amount.