SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
The input control unit receives sigma delta modulated data and a sigma delta modulated clock. The modulated data received is captured and passed on to the data filter unit and comparator unit. This unit can be configured to receive the modulated data in Mode 0. Table 24-1 and Figure 24-5 show how SDCTLPARMx.MOD bits can be configured in Mode 0.
Modulator Mode [MOD] | Description |
---|---|
0 | The modulator clock is running with the modulator data rate. The modulator data is strobed at every rising edge of the modulator clock. |
1 | Reserved |
2 | Reserved |
3 | Reserved |