SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
First, write a clock divider to the PMBCTRL register CLKDIV field to produce a bit clock frequency of less than 10MHz. To activate controller mode, set the CONTROLLER_EN bit and clear the TARGET_EN bit in the PMBCTRL register. For each transaction, set up the PMBCCR register. The following options are configurable:
Writing to the PMBCCR register starts a transfer.
Manual acknowledgment of received data is not needed.