SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
Latch inputs to the ESC can be used to capture the time-stamp or register the GPI inputs. Two latch inputs are available. Latch enables external events:
Both of the Latch inputs can be independently configured to operate on either the rising or falling edge of the signal. The LATCH events can be individually assigned either for the PDI control or EtherCAT controller control. Additionally, one shot or continuous mode is supported.
Figure 26-17 depicts the different sources for the LATCH0/1 so as to fulfill the application requirements. These are explained for possible use.
The details of connections and mux select to these muxes is shown in Table 26-11 and selection is possible individually for each of the LATCH0 or LATCH1 signal.
ECAT_LATCH_SELx | Signal Hookup |
---|---|
0 | ECAT_LATCH0 (From Pin) |
1 | ECAT_LATCH1 (From Pin) |
2 | CPU1_NMI |
3 | CPU2_NMI |
4 | ERRORSTS |
5 | INPUTXBAR1 |
6 | INPUTXBAR2 |
7 | INPUTXBAR3 |
8 | INPUTXBAR4 |
9 | INPUTXBAR5 |
10 | INPUTXBAR6 |
11 | INPUTXBAR7 |
12 | INPUTXBAR8 |
13 | INPUTXBAR9 |
14 | INPUTXBAR10 |
15 | INPUTXBAR11 |
16 | INPUTXBAR12 |
17 | INPUTXBAR13 |
18 | INPUTXBAR14 |
19 | INPUTXBAR15 |
20 | INPUTXBAR16 |
21 | EPWMXBAR1 |
22 | EPWMXBAR2 |
23 | EPWMXBAR3 |
24 | EPWMXBAR4 |
25 | EPWMXBAR5 |
26 | EPWMXBAR6 |
27 | EPWMXBAR7 |
28 | EPWMXBAR8 |
29-31 | Reserved |