SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Figure 4-27 provides a visual representation of the device integration details.
The tables below summarize the device integration details of ESM.
ESM Instance | Device Allocation | SoC Interconnect |
---|---|---|
ESM | ✓ | INFRA0 VBUSP Interconnect |
ESM Instance | ESM Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
ESM | ESM_VBUSCLK | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | ESM VBUSP Interface Clock |
ESM_CLK | ESM Functional Clock |
ESM Instance | ESM Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
ESM | ESM_RST | Warm Reset (MOD_G_RST) | RCM + Warm Reset Sources | ESM Asynchronous Reset |
ESM_POR_RST | POR Reset (MOD_POR_RST) | Device Power-On Reset | ESM Power-On Reset |
ESM Instance | ESM Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
ESM | ESM_INT_CFG_LVL_0 | ESM_INT_CFG_LVL | ALL R5FSS Cores | Level | ESM Configuration Error Interrupt |
ESM_INT_LOW_LVL_0 | ESM_INT_LOW_LVL | ESM Low Priority Interrupt | |||
ESM_INT_HIGH_LVL_0 | ESM_INT_HIGH_LVL | ESM High Priority Interrupt |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.