SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 13-162 and Table 13-196 through Table 13-197 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Step | Description |
---|---|
NOR Memory Type | See Table 13-198. |
NOR Chip-Select Configuration | See Table 13-199. |
NOR Timings Configuration | See Table 13-200. |
WAIT Pin Configuration | See Table 13-208. |
Enable Chip-Select | See Table 13-209. |
Step | Description |
---|---|
NAND Memory Type | See Table 13-203. |
NAND Chip-Select Configuration | See Table 13-204. |
Write Operations (Asynchronous) | See Table 13-205. |
Read Operations (Asynchronous) | See Table 13-205. |
ECC Engine | See Table 13-206. |
Prefetch and Write-Posting Engine | See Table 13-207. |
WAIT Pin Configuration | See Table 13-208. |
Enable Chip-Select | See Table 13-209. |