SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
(FREQ = 250 MHz, Default configuration)
Program RGMII250 GCD register with the value of 0x111 to obtain a new desired frequency divided from PLL_CORE_CLKOUT1, MSS_RCM.RGMII_CLK_DIV_VAL.CLKDIV = 0x111
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.RGMII_CLK_STATUS.CURRDIVIDER = 0x01