SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
A single ELM0 module is integrated in the device as a part of GPMC0. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details.
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
ELM0 | ✓ | PERI VBUSP Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
ELM0 | ELM0_VBUSCLK | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | ELM0 Interface Clock |
ELM0_CLK | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | ELM0 functional Clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
ELM0 | ELM0_RST | Warm Reset (MAIN_RST) | RCM + Warm Reset Sources | ELM0 Asynchronous Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
ELM0 |
ELM0_ELM_POROCPSINTERRUPT_LVL |
ELM_POROCPSINTERRUPT_LVL |
ALL R5FSS Cores | Level |
ELM0 Interrupt Request |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.