SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Trigger Input Bit | Source | Comments |
---|---|---|
[7] | Muxed VIM3 Interrupt Inputs | Select any one of the 256 VIM3 interrupt. Configure by writing to MSS_CTRL.DBGSS_CTI_TRIG_SEL.TRIG3 |
[6] | Muxed VIM2 Interrupt Inputs | Select any one of the 256 VIM2 interrupt. Configure by writing to MSS_CTRL.DBGSS_CTI_TRIG_SEL.TRIG2 |
[5] | Muxed VIM1 Interrupt Inputs | Select any one of the 256 VIM1 interrupt. Configure by writing to MSS_CTRL.DBGSS_CTI_TRIG_SEL.TRIG1 |
[4] | Muxed VIM0 Interrupt Inputs | Select any one of the 256 VIM0 interrupt. Configure by writing to MSS_CTRL.DBGSS_CTI_TRIG_SEL.TRIG0 |
[3] | Reserved | Reserved |
[2] | Reserved | Reserved |
[1] | Reserved | Reserved |
[0] | PWR-AP:SYNCRUNOUT | Debugss Power AP |
Trigger Output Bit | Destination | Comments |
---|---|---|
[7] | Not Used | Not Used |
[6] | Not Used | Not Used |
[5] | Not Used | Not Used |
[4] | CS-ETB: TRIGIN | Embedded Trace Buffer (ETB) |
[3] | Not Used | Not Used |
[2] | Not Used | Not Used |
[1] | TPIU:FLUSHIN | DEBUGSS TPIU FLUSH |
[0] | TPIU: TRIGIN | DEBUGSS TPIU TRIGGER |