SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There are 4x DCC modules integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of DCC.
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
DCC0 | ✓ | INFRA0 VBUSP Interconnect |
DCC1 | ✓ | INFRA0 VBUSP Interconnect |
DCC2 | ✓ | INFRA0 VBUSP Interconnect |
DCC3 | ✓ | INFRA0 VBUSP Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
DCC0 | DCC0_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | DCC0 Interface Clock |
DCC1 | DCC1_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | DCC1 Interface Clock |
DCC2 | DCC2_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | DCC2 Interface Clock |
DCC3 | DCC3_CLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 | 200 MHz | DCC3 Interface Clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
DCC0 | DCC0_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
DCC1 | DCC1_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
DCC2 | DCC2_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
DCC3 | DCC3_RST | Warm Reset (SYNC_RST_N) | RCM + Warm Reset Sources | Synchronous Assertion Reset, Active Low |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
DCC0 | DCC0_DONE | DCC0_DONE | ALL R5FSS Cores | Level | DCC0 Done Interrupt |
DCC0_ERROR | DCC0_ERROR | ESM | Level | DCC0 Error Interrupt | |
DCC1 | DCC1_DONE | DCC1_DONE | ALL R5FSS Cores | Level | DCC1 Done Interrupt |
DCC1_ERROR | DCC1_ERROR | ESM | Level | DCC1 Error Interrupt | |
DCC2 | DCC2_DONE | DCC2_DONE | ALL R5FSS Cores | Level | DCC2 Done Interrupt |
DCC2_ERROR | DCC2_ERROR | ESM | Level | DCC2 Error Interrupt | |
DCC3 | DCC3_DONE | DCC3_DONE | ALL R5FSS Cores | Level | DCC3 Done Interrupt |
DCC3_ERROR | DCC3_ERROR | ESM | Level | DCC3 Error Interrupt |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.