SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There are 4x RTI modules integrated in the device. The diagram and tables below show the device integration details.
The tables below summarize the integration of RTI# (where # = 0, 1, 2, 3) in the device.
Each RTI# instance is supplied by dedicated RTICLK# mux.
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
RTI0 | ✓ | VBUSP CORE Interconnect |
RTI1 | ✓ | VBUSP CORE Interconnect |
RTI2 | ✓ | VBUSP CORE Interconnect |
RTI3 | ✓ | VBUSP CORE Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
RTI0 | RTI0_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | RTI0 VBUSP Interface Clock |
RTI0_FCLK (RTI_CLK) |
XTALCLK |
External XTAL |
25 MHz |
RTI0 Functional Clock | |
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCCLK10M |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External XTAL |
25 MHz |
|||
CTPS_GENF0 |
CPSW CPTS GENF0 Clock |
50 MHz |
|||
RTI1 | RTI1_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | RTI1 VBUSP Interface Clock |
RTI1_FCLK (RTI_CLK) |
XTALCLK |
External XTAL |
25 MHz |
RTI1 Functional Clock | |
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCCLK10M |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External XTAL |
25 MHz |
|||
CTPS_GENF0 |
CPSW CPTS GENF0 Clock |
50 MHz |
|||
RTI2 | RTI2_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | RTI2 VBUSP Interface Clock |
RTI2_FCLK (RTI_CLK) |
XTALCLK |
External XTAL |
25 MHz |
RTI2 Functional Clock | |
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCCLK10M |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External XTAL |
25 MHz |
|||
CTPS_GENF0 |
CPSW CPTS GENF0 Clock |
50 MHz |
|||
RTI3 | RTI3_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | RTI3 VBUSP Interface Clock |
RTI3_FCLK (RTI_CLK) |
XTALCLK |
External XTAL |
25 MHz |
RTI3 Functional Clock | |
EXT_REFCLK |
External Reference Clock |
100 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
DPLL_PER_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCCLK10M |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External XTAL |
25 MHz |
|||
CTPS_GENF0 |
CPSW CPTS GENF0 Clock |
50 MHz |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
RTI0 | RTI0_RST | Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | RTI0 Asynchronous Reset |
RTI0_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | RTI0 Power-On Reset | |
RTI1 | RTI1_RST | Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | RTI1 Asynchronous Reset |
RTI1_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | RTI1 Power-On Reset | |
RTI2 | RTI2_RST | Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | RTI2 Asynchronous Reset |
RTI2_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | RTI2 Power-On Reset | |
RTI3 | RTI3_RST | Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | RTI3 Asynchronous Reset |
RTI3_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | RTI3 Power-On Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
RTI0 |
RTI0_INT_REQ_0 |
RTI0_INT_REQ_0 |
ALL R5FSS Cores | Pulse | RTI0 Status Event Interrupt |
RTI0_INT_REQ_1 |
RTI0_INT_REQ_1 |
||||
RTI0_INT_REQ_2 |
RTI0_INT_REQ_2 |
||||
RTI0_INT_REQ_3 |
RTI0_INT_REQ_3 |
||||
RTI0_OVL_REQ_0 |
RTI0_OVERFLOW_LEVEL_0 |
RTI0 Counter Overflow Event Interrupt | |||
RTI0_OVL_REQ_1 |
RTI0_OVERFLOW_LEVEL_1 |
||||
RTI1 |
RTI1_INT_REQ_0 |
RTI1_INT_REQ_0 |
ALL R5FSS Cores | Pulse | RTI1 Status Event Interrupt |
RTI1_INT_REQ_1 |
RTI1_INT_REQ_1 |
||||
RTI1_INT_REQ_2 |
RTI1_INT_REQ_2 |
||||
RTI1_INT_REQ_3 |
RTI1_INT_REQ_3 |
||||
RTI1_OVL_REQ_0 |
RTI1_OVERFLOW_LEVEL_0 |
RTI1 Counter Overflow Event Interrupt | |||
RTI1_OVL_REQ_1 |
RTI1_OVERFLOW_LEVEL_1 |
||||
RTI2 |
RTI2_INT_REQ_0 |
RTI2_INT_REQ_0 |
ALL R5FSS Cores | Pulse | RTI2 Status Event Interrupt |
RTI2_INT_REQ_1 |
RTI2_INT_REQ_1 |
||||
RTI2_INT_REQ_2 |
RTI2_INT_REQ_2 |
||||
RTI2_INT_REQ_3 |
RTI2_INT_REQ_3 |
||||
RTI2_OVL_REQ_0 |
RTI2_OVERFLOW_LEVEL_0 |
RTI2 Counter Overflow Event Interrupt | |||
RTI2_OVL_REQ_1 |
RTI2_OVERFLOW_LEVEL_1 |
||||
RTI3 |
RTI3_INT_REQ_0 |
RTI3_INT_REQ_0 |
ALL R5FSS Cores | Pulse | RTI3 Status Event Interrupt |
RTI3_INT_REQ_1 |
RTI3_INT_REQ_1 |
||||
RTI3_INT_REQ_2 |
RTI3_INT_REQ_2 |
||||
RTI3_INT_REQ_3 |
RTI3_INT_REQ_3 |
||||
RTI3_OVL_REQ_0 |
RTI3_OVERFLOW_LEVEL_0 |
RTI3 Counter Overflow Event Interrupt | |||
RTI3_OVL_REQ_1 |
RTI3_OVERFLOW_LEVEL_1 |
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Type | Description |
---|---|---|---|---|---|
RTI0 |
RTI0_DMA_0 |
RTI0_DMA_REQ_0 |
EDMA Crossbar (EDMA_XBAR) | Pulse | RTI0 DMA Request |
RTI0_DMA_1 |
RTI0_DMA_REQ_1 |
||||
RTI0_DMA_2 |
RTI0_DMA_REQ_2 |
||||
RTI0_DMA_3 |
RTI0_DMA_REQ_3 |
||||
RTI1 |
RTI1_DMA_0 |
RTI1_DMA_REQ_0 |
RTI1 DMA Request | ||
RTI1_DMA_1 |
RTI1_DMA_REQ_1 |
||||
RTI1_DMA_2 |
RTI1_DMA_REQ_2 |
||||
RTI1_DMA_3 |
RTI1_DMA_REQ_3 |
||||
RTI2 |
RTI2_DMA_0 |
RTI2_DMA_REQ_0 |
RTI2 DMA Request | ||
RTI2_DMA_1 |
RTI2_DMA_REQ_1 |
||||
RTI2_DMA_2 |
RTI2_DMA_REQ_2 |
||||
RTI2_DMA_3 |
RTI2_DMA_REQ_3 |
||||
RTI3 |
RTI3_DMA_0 |
RTI3_DMA_REQ_0 |
RTI3 DMA Request | ||
RTI3_DMA_1 |
RTI3_DMA_REQ_1 |
||||
RTI3_DMA_2 |
RTI3_DMA_REQ_2 |
||||
RTI3_DMA_3 |
RTI3_DMA_REQ_3 |
Module Instance | Module Capture Event Input | Capture Event Source Signal | Source | Type | Description |
---|---|---|---|---|---|
RTI0 |
RTI0_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_2 |
SoC Time Sync Crossbar (TIMESYNC_XBAR) | Pulse | RTI0 Counter Capture Input Event |
RTI0_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_3 |
||||
RTI1 |
RTI1_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_4 |
RTI1 Counter Capture Input Event | ||
RTI1_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_5 |
||||
RTI2 |
RTI2_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_6 |
RTI2 Counter Capture Input Event | ||
RTI2_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_7 |
||||
RTI3 |
RTI3_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_8 |
RTI3 Counter Capture Input Event | ||
RTI3_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_9 |
For more information on the interconnects, see the System Interconnect chapter.
For more information on the power, reset and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.