SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The General-Purpose Input/Output (GPIO) peripheral provides dedicated general-purpose pins that can be configured as either inputs or outputs. When configured as an output, the user can write to an internal register to control the state driven on the output pin. When configured as an input, user can obtain the state of the input by reading the state of an internal register.
In addition, the GPIO peripheral can produce host CPU interrupts and DMA synchronization events in different interrupt/event generation modes.
The device has four instances of the GPIO module, one per R5FSS processor core. The GPIO pins are grouped into banks (16 pins per bank and 9 banks per module), which means that each GPIO module provides up to 144 dedicated general-purpose pins with input and output capabilities.
Table 13-1 shows GPIO modules allocation within device domains.
Module Instance | Device |
GPIO0 | ✓ (R5FSS0-CORE0) |
GPIO1 | ✓ (R5FSS0-CORE1) |
GPIO2 | ✓ (R5FSS1-CORE0) |
GPIO3 | ✓ (R5FSS1-CORE1) |