SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Trigger Input Bit | Source Signal | Comments |
---|---|---|
[7] | Reserved | |
[6] | DWT:ETMTRIGGER[2] | DWT generated Trigger 2 |
[5] | DWT:ETMTRIGGER[1] | DWT generated Trigger 1 |
[4] | DWT:ETMTRIGGER[0] | DWT generated Trigger 0 |
[3] | Reserved | |
[2] | Reserved | |
[1] | Reserved | |
[0] | CORE:HALTED | CPU Has Halted |
Trigger Output Bit | Destination | Comments |
---|---|---|
[7] | CORE:DBGRESTART | External restart request |
[6] | Not Used | |
[5] | Not Used | |
[4] | Not Used | |
[3] | NVIC:CTI_IRQ0 | NVIC Interrupt. Refer to Processor Interrupt Map for more details |
[2] | NVIC:CTI_IRQ1 | NVIC Interrupt. Refer to Processor Interrupt Map for more details |
[1] | Not Used | - |
[0] | CORE:EDBGRQ | External Debug Request. |