SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The MCAN module is configured to allocate 4352 words in the Message RAM. The Message RAM has a width of 32 bits.
The following table presents the Message RAM Address Range for all device MCAN instances.
Module Instance | Region Name | Address Range | Size | |
---|---|---|---|---|
Start | End | |||
MCAN0 | MCAN0_MSGMEM_RAM | 5260 0000h | 5260 7FFFh | 32 KB |
MCAN1 | MCAN1_MSGMEM_RAM | 5261 0000h | 5261 7FFFh | 32 KB |
MCAN2 | MCAN2_MSGMEM_RAM | 5262 0000h | 5262 7FFFh | 32 KB |
MCAN3 | MCAN3_MSGMEM_RAM | 5263 0000h | 5263 7FFFh | 32 KB |
The Message RAM is capable to include each of the sections listed in Figure 13-220. It is not necessary to configure each of the sections (a section in the Message RAM can be 0) and there is no restriction in regards to the sequence of the sections. For parity checking or ECC, the respective number of bits must to be added to each word.
The MCAN module addresses 32-bit words when addressing the Message RAM. The start addresses are configurable and are 32-bit word addresses.
The element size can be configured for:
The Host CPU configures the following information in the Message RAM:
The MCAN module does not check for errors in the Message RAM configuration. The configuration of the start addresses of the different sections and the number of elements of each section has to be done carefully to prevent falsification or loss of data.