SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The following registers are associated with R5SS*_CORE*_CORR_ERRAGG:
Table 6-11 lists the register fields that control the generation of R5SS*_CORE*_CORR_ERRAGG Error.
Event Flag | Event Mask | Description |
---|---|---|
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[0] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[0] |
ATCM single-bit ECC error. From R5 event bus EVNTBUS[40] Register Field name - R5SS*_CPU*_ATCM_CORR_ERR |
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[1] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[1] |
B1TCM single-bit ECC error. From R5 event bus EVNTBUS[42] Register Field name - R5SS*_CPU*_B1TCM_CORR_ERR |
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[2] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[2] |
B0TCM single-bit ECC error. From R5 event bus EVNTBUS[41] Register Field name - R5SS*_CPU*_B0TCM_CORR_ERR |
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[3] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[3] |
Data cache tag or dirty RAM parity error or correctable ECC error. From R5 event bus EVNTBUS[24] Register Field name - R5SS*_CPU*_DTAG_CORR_ERR |
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[4] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[4] |
Data cache data RAM parity error or correctable ECC error. From R5 event bus EVNTBUS[25] Register Field name - R5SS*_CPU*_DDATA_CORR_ERR |
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[5] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[5] |
Instruction cache tag RAM parity or correctable ECC error. From R5 event bus EVNTBUS[22] Register Field name - R5SS*_CPU*_ITAG_CORR_ERR |
R5SS*_CPU*_ECC_CORR_ERRAGG_STATUS[6] |
R5SS*_CPU*_ECC_CORR_ERRAGG_MASK[6] |
Instruction cache data RAM parity or correctable ECC error. From R5 event bus EVNTBUS[23] Register Field name - R5SS*_CPU*_IDATA_CORR_ERR |
The following registers are associated with R5SS*_CORE*_UNCORR_ERRAGG:
Table 6-12 lists the register fields that control the generation of R5SS*_CORE*_UNCORR_ERRAGG Error.
Event Flag | Event Mask | Description |
---|---|---|
R5SS*_CPU*_ECC_UNCORR_ERRAGG_STATUS[0] |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_MASK[0] |
ATCM multi-bit ECC error. From R5 event bus EVNTBUS[37] Register Field name - R5SS*_CPU*_ATCM_UNCORR_ERR |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_STATUS[1] |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_MASK[1] |
B1TCM multi-bit ECC error. From R5 event bus EVNTBUS[39] Register Field name - R5SS*_CPU*_B1TCM_UNCORR_ERR |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_STATUS[2] |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_MASK[2] |
B0TCM multi-bit ECC error. From R5 event bus EVNTBUS[38] Register Field name - R5SS*_CPU*_B0TCM_UNCORR_ERR |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_STATUS[3] |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_MASK[3] |
Data cache tag/dirty RAM fatal ECC error. From R5 event bus EVNTBUS[34] Register Field name - R5SS*_CPU*_DTAG_UNCORR_ERR |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_STATUS[4] |
R5SS*_CPU*_ECC_UNCORR_ERRAGG_MASK[4] |
Data cache data RAM fatal ECC error. From R5 event bus EVNTBUS[33] Register Field name - R5SS*_CPU*_DDATA_UNCORR_ERR |