SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There are 4x WWDT modules integrated in the device. The diagram and tables below show the device integration details.
The tables below summarize the integration of WWDT# (where # = 0, 1, 2, 3) in the device.
Each WWDT# instance is supplied by dedicated WWDTCLK# mux.
Module Instance | Device Allocation | SoC Interconnect |
---|---|---|
WWDT0 | ✓ | VBUSP CORE Interconnect |
WWDT1 | ✓ | VBUSP CORE Interconnect |
WWDT2 | ✓ | VBUSP CORE Interconnect |
WWDT3 | ✓ | VBUSP CORE Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
---|---|---|---|---|---|
WWDT0 | WWDT0_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | WWDT0 VBUSP Interface Clock |
WWDT0_FCLK (WWDT_CLK) | XTALCLK | External Crystal (XTAL) |
25 MHz |
WWDT0 Functional Clock | |
RCOSC (10MHz) |
Internal 10 MHz RC
Oscillator |
10 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
PER_PLL_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCOSC (10MHz) |
Internal 10 MHz RC
Oscillator |
10 MHz |
|||
XTALCLK |
External Crystal (XTAL) |
25 MHz |
|||
RCOSC (32KHz) |
Internal 32 KHz RC Oscillator (RCCLK_32K) |
32 KHz |
|||
WWDT1 | WWDT1_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | WWDT1 VBUSP Interface Clock |
WWDT1_FCLK (WWDT_CLK) | XTALCLK | External Crystal (XTAL) |
25 MHz |
WWDT1 Functional Clock | |
RCOSC (10MHz) |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
PER_PLL_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCOSC (10MHz) |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External Crystal (XTAL) |
25 MHz |
|||
RCOSC (32KHz) |
Internal 32 KHz RC Oscillator (RCCLK_32K) |
32 KHz |
|||
WWDT2 | WWDT2_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | WWDT2 VBUSP Interface Clock |
WWDT2_FCLK (WWDT_CLK) | XTALCLK | External Crystal (XTAL) |
25 MHz |
WWDT2 Functional Clock | |
RCOSC (10MHz) |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
PER_PLL_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCOSC (10MHz) |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External Crystal (XTAL) |
25 MHz |
|||
RCOSC (32KHz) |
Internal 32 KHz RC Oscillator (RCCLK_32K) |
32 KHz |
|||
WWDT3 | WWDT3_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | WWDT3 VBUSP Interface Clock |
WWDT3_FCLK (WWDT_CLK) | XTALCLK | External Crystal (XTAL) |
25 MHz |
WWDT3 Functional Clock | |
RCOSC (10MHz) |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
SYS_CLK |
PLL_CORE_CLK: |
200 MHz |
|||
PER_PLL_HSDIV0_CLKOUT1 |
PLL_PER_CLK: |
192 MHz |
|||
DPLL_CORE_HSDIV0_CLKOUT1 (not supported) |
PLL_CORE_CLK: |
500 MHz |
|||
RCOSC (10MHz) |
Internal 10 MHz RC Oscillator |
10 MHz |
|||
XTALCLK |
External Crystal (XTAL) |
25 MHz |
|||
RCOSC (32KHz) |
Internal 32 KHz RC Oscillator (RCCLK_32K) |
32 KHz |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
WWDT0 | WWDT0_RST | Warm Reset (MOD_G_RST) |
RCM Reset Control Register + Warm Reset Sources | WWDT0 Asynchronous Reset |
WWDT0_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | WWDT0 Power-On Reset | |
WWDT1 | WWDT1_RST | Warm Reset (MOD_G_RST) |
RCM Reset Control Register + Warm Reset Sources | WWDT1 Asynchronous Reset |
WWDT1_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | WWDT1 Power-On Reset | |
WWDT2 | WWDT2_RST | Warm Reset (MOD_G_RST) |
RCM Reset Control Register + Warm Reset Sources | WWDT2 Asynchronous Reset |
WWDT2_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | WWDT2 Power-On Reset | |
WWDT3 | WWDT3_RST | Warm Reset (MOD_G_RST) |
RCM Reset Control Register + Warm Reset Sources | WWDT3 Asynchronous Reset |
WWDT3_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | WWDT3 Power-On Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
---|---|---|---|---|---|
WWDT0 |
WWDT0_NMI_REQ |
ESM0_PLS_IN_0 |
ESM0 |
Pulse | WWDT0 Window Watchdog Violation Non-Maskable Interrupt (NMI) Event |
R5FSS0_0_VIM_128 | R5FSS0_CORE0 | ||||
WWDT1 |
WWDT1_NMI_REQ |
ESM0_PLS_IN_1 |
ESM0 |
Pulse | WWDT1 Non-Maskable Interrupt (NMI) Event |
R5FSS0_1_VIM_128 | R5FSS0_CORE1 | ||||
WWDT2 |
WWDT2_NMI_REQ |
ESM0_PLS_IN_2 |
ESM0 |
Pulse | WWDT2 Non-Maskable Interrupt (NMI) Event |
R5FSS1_0_VIM_128 | R5FSS1_CORE0 | ||||
WWDT3 |
WWDT3_NMI_REQ |
ESM0_PLS_IN_3 |
ESM0 |
Pulse | WWDT3 Non-Maskable Interrupt (NMI) Event |
R5FSS1_1_VIM_128 | R5FSS1_CORE1 |
Module Instance | Module Capture Event Input | Capture Event Source Signal | Source | Type | Description |
---|---|---|---|---|---|
WWDT0 |
WWDT0_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_2 |
SoC Time Sync Crossbar (TIMESYNC_XBAR) | Level | WWDT0 Counter Capture Input Event |
WWDT0_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_3 |
||||
WWDT1 |
WWDT1_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_4 |
WWDT1 Counter Capture Input Event | ||
WWDT1_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_5 |
||||
WWDT2 |
WWDT2_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_6 |
WWDT2 Counter Capture Input Event | ||
WWDT2_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_7 |
||||
WWDT3 |
WWDT3_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_8 |
WWDT3 Counter Capture Input Event | ||
WWDT3_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_9 |