SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Table 6-31 lists the configuration options for the clock source, divider, and gating selections for different peripheral clocks.
Clock Muxes | Clock Sources | MMR Select | MMR Divider Select | MMR Clock Gate | IP's | |
---|---|---|---|---|---|---|
R5FSS_CLK_MUX |
0 |
XTALCLK |
R5SS_CLK_SRC_SEL |
R5SS0_CLK_DIV_SEL |
R5SS0_CLK_GATE |
R5SS0 |
1 |
EXT_REFCLK |
|||||
2 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
3 |
RCCLK10M |
|||||
4 |
RCCLK10M |
R5SS1_CLK_DIV_SEL |
R5SS1_CLK_GATE |
R5SS1 |
||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
TRC_CLKOUT_CLK_MUX |
0 |
XTALCLK |
TRCCLKOUT_CLK_SRC_SEL |
TRCCLKOUT_DIV_VAL |
TRCCLKOUT_CLK_GATE |
Trace |
1 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
2 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
4 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
CLKOUT0_CLK_MUX |
0 |
XTALCLK |
CLKOUT0_CLK_SRC_SEL |
CLKOUT0_DIV_VAL |
CLKOUT0_CLK_GATE |
CLKOUT0 |
1 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
2 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
4 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
RCCLK32K |
|||||
7 |
CTPS_GENF0 |
|||||
CLKOUT1_CLK_MUX |
0 |
XTALCLK |
CLKOUT1_CLK_SRC_SEL |
CLKOUT1_DIV_VAL |
CLKOUT1_CLK_GATE |
CLKOUT1 |
1 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
2 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
4 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
RCCLK32K |
|||||
7 |
CTPS_GENF0 |
|||||
RTI0_CLK_MUX |
0 |
XTALCLK |
RTI0_CLK_SRC_SEL |
RTI0_CLK_DIV_VAL |
RTI0_CLK_GATE |
RTI0 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
CTPS_GENF0 |
|||||
RTI1_CLK_MUX |
0 |
XTALCLK |
RTI1_CLK_SRC_SEL |
RTI1_CLK_DIV_VAL |
RTI1_CLK_GATE |
RTI1 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
CTPS_GENF0 |
|||||
RTI2_CLK_MUX |
0 |
XTALCLK |
RTI2_CLK_SRC_SEL |
RTI2_CLK_DIV_VAL |
RTI2_CLK_GATE |
RTI2 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
CTPS_GENF0 |
|||||
RTI3_CLK_MUX |
0 |
XTALCLK |
RTI3_CLK_SRC_SEL |
RTI3_CLK_DIV_VAL |
RTI3_CLK_GATE |
RTI3 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
CTPS_GENF0 |
|||||
WDT0_CLK_MUX |
0 |
XTALCLK |
WDT0_CLK_SRC_SEL |
WDT0_CLK_DIV_VAL |
WDT0_CLK_GATE |
WDT0 |
1 |
RCCLK10M |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK32K |
|||||
WDT1_CLK_MUX |
0 |
XTALCLK |
WDT1_CLK_SRC_SEL |
WDT1_CLK_DIV_VAL |
WDT1_CLK_GATE |
WDT1 |
1 |
RCCLK10M |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK32K |
|||||
WDT2_CLK_MUX |
0 |
XTALCLK |
WDT2_CLK_SRC_SEL |
WDT2_CLK_DIV_VAL |
WDT2_CLK_GATE |
WDT2 |
1 |
RCCLK10M |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK32K |
|||||
WDT3_CLK_MUX |
0 |
XTALCLK |
WDT3_CLK_SRC_SEL |
WDT3_CLK_DIV_VAL |
WDT3_CLK_GATE |
WDT3 |
1 |
RCCLK10M |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK32K |
|||||
QSPI_CLK_MUX |
0 |
XTALCLK |
QSPI0_CLK_SRC_SEL |
QSPI0_CLK_DIV_VAL |
QSPI0_CLK_GATE |
QSPI |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
SPI0_CLK_MUX |
0 |
XTALCLK |
MCSPI0_CLK_SRC_SEL |
MCSPI0_CLK_DIV_VAL |
MCSPI0_CLK_GATE |
SPI0 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
SPI1_CLK_MUX |
0 |
XTALCLK |
MCSPI1_CLK_SRC_SEL |
MCSPI1_CLK_DIV_VAL |
MCSPI1_CLK_GATE |
SPI1 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
SPI2_CLK_MUX |
0 |
XTALCLK |
MCSPI2_CLK_SRC_SEL |
MCSPI2_CLK_DIV_VAL |
MCSPI2_CLK_GATE |
SPI2 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
SPI3_CLK_MUX |
0 |
XTALCLK |
MCSPI3_CLK_SRC_SEL |
MCSPI3_CLK_DIV_VAL |
MCSPI3_CLK_GATE |
SPI3 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
SPI4_CLK_MUX |
0 |
XTALCLK |
MCSPI4_CLK_SRC_SEL |
MCSPI4_CLK_DIV_VAL |
MCSPI4_CLK_GATE |
SPI4 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
I2C_CLK_MUX |
0 |
XTALCLK |
I2C_CLK_SRC_SEL |
I2C_CLK_DIV_VAL |
I2C0_CLK_GATE |
I2C0 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
I2C1_CLK_GATE |
I2C1 |
|||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
I2C2_CLK_GATE |
I2C2 |
|||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
I2C3_CLK_GATE |
I2C3 |
|||
7 |
RCCLK10M |
|||||
UART0_CLK_MUX |
0 |
XTALCLK |
LIN0_UART0_CLK_SRC_SEL |
LIN0_UART0_CLK_DIV_VAL |
UART0_CLKGATE |
UART0 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
LIN0_CLKGATE |
LIN0 |
|||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
UART1_CLK_MUX |
0 |
XTALCLK |
LIN1_UART1_CLK_SRC_SEL |
LIN1_UART1_CLK_DIV_VAL |
UART1_CLKGATE |
UART1 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
LIN1_CLKGATE |
LIN1 |
|||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
UART2_CLK_MUX |
0 |
XTALCLK |
LIN2_UART2_CLK_SRC_SEL |
LIN2_UART2_CLK_DIV_VAL |
UART2_CLKGATE |
UART2 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
LIN2_CLKGATE |
LIN2 |
|||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
UART3_CLK_MUX |
0 |
XTALCLK |
LIN3_UART3_CLK_SRC_SEL |
LIN3_UART3_CLK_DIV_VAL |
UART3_CLKGATE |
UART3 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
LIN3_CLKGATE |
LIN3 |
|||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
UART4_CLK_MUX |
0 |
XTALCLK |
LIN4_UART4_CLK_SRC_SEL |
LIN4_UART4_CLK_DIV_VAL |
UART4_CLKGATE |
UART4 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
LIN4_CLKGATE |
LIN4 |
|||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
UART5_CLK_MUX |
0 |
XTALCLK |
LIN5_UART5_CLK_SRC_SEL |
LIN5_UART5_CLK_DIV_VAL |
UART5_CLKGATE |
UART5 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
ICSS_UART_CLK_MUX |
0 |
XTALCLK |
ICSSM0_UART0_CLK_SRC_SEL |
ICSSM0_UART_CLK_DIV_VAL |
ICSSM0_UART_CLK_GATE |
ICSSM |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
DPLL_PER_HSDIV0_CLKOUT0 |
|||||
MCAN0_CLK_MUX |
0 |
XTALCLK |
MCAN0_CLK_SRC_SEL |
MCAN0_CLK_DIV_VAL |
MCAN0_CLK_GATE |
MCAN0 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
MCAN1_CLK_MUX |
0 |
XTALCLK |
MCAN1_CLK_SRC_SEL |
MCAN1_CLK_DIV_VAL |
MCAN1_CLK_GATE |
MCAN1 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
MCAN2_CLK_MUX |
0 |
XTALCLK |
MCAN2_CLK_SRC_SEL |
MCAN2_CLK_DIV_VAL |
MCAN2_CLK_GATE |
MCAN2 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
MCAN3_CLK_MUX |
0 |
XTALCLK |
MCAN3_CLK_SRC_SEL |
MCAN3_CLK_DIV_VAL |
MCAN3_CLK_GATE |
MCAN3 |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
MMCSD_CLK_MUX |
0 |
XTALCLK |
MMC0_CLK_SRC_SEL |
MMC0_CLK_DIV_VAL |
MMC0_CLK_GATE |
MMC |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
CPTS_CLK_MUX |
0 |
XTALCLK |
CPTS_CLK_SRC_SEL |
CPTS_CLK_DIV_VAL |
CPTS_CLK_GATE |
CPSW |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_CORE_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
HSM_RTI_CLK_MUX |
0 |
XTALCLK |
HSM_RTIA_CLK_SRC_SEL |
HSM_RTI_CLK_DIV_VAL |
HSM_RTI_CLK_GATE |
RTI |
1 |
XTALCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
RCCLK10M |
|||||
5 |
RCCLK10M |
|||||
6 |
EXT_REFCLK |
|||||
7 |
RCCLK32K |
|||||
HSM_WDT_CLK_MUX |
0 |
XTALCLK |
HSM_WDT_CLK_SRC_SEL |
HSM_WDT_CLK_DIV_VAL |
HSM_WDT_CLK_GATE |
WDT |
1 |
XTALCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
RCCLK10M |
|||||
5 |
RCCLK10M |
|||||
6 |
EXT_REFCLK |
|||||
7 |
RCCLK32K |
|||||
HSM_RTC_CLK_MUX |
0 |
XTALCLK |
HSM_RTC_CLK_SRC_SEL |
HSM_RTC_CLK_DIV_VAL |
HSM_RTC_CLK_GATE |
RTC |
1 |
XTALCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
RCCLK10M |
|||||
5 |
RCCLK10M |
|||||
6 |
EXT_REFCLK |
|||||
7 |
RCCLK32K |
|||||
HSM_DMTA_CLK_MUX |
0 |
XTALCLK |
HSM_DMTA_CLK_SRC_SEL |
HSM_DMTA_CLK_DIV_VAL |
HSM_DMTA_CLK_GATE |
DMTA |
1 |
XTALCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
RCCLK10M |
|||||
5 |
RCCLK10M |
|||||
6 |
EXT_REFCLK |
|||||
7 |
RCCLK32K |
|||||
HSM_DMTB_CLK_MUX |
0 |
XTALCLK |
HSM_DMTB_CLK_SRC_SEL |
HSM_DMTB_CLK_DIV_VAL |
HSM_DMTB_CLK_GATE |
DMTB |
1 |
XTALCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
RCCLK10M |
|||||
5 |
RCCLK10M |
|||||
6 |
EXT_REFCLK |
|||||
7 |
RCCLK32K |
|||||
GPMC_CLK_MUX |
0 |
XTALCLK |
GPMC_CLK_SRC_SEL |
GPMC_CLK_DIV_VAL |
GPMC_CLK_GATE |
GPMC |
1 |
EXT_REFCLK |
|||||
2 |
SYS_CLK |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
CONTROLSS_PLL_CLK_MUX |
0 |
XTALCLK |
CONTROLSS_PLL_CLK_SRC_SEL |
CONTROLSS_PLL_CLK_DIV_VAL |
CONTROLSS_PLL_CLK_GATE |
ControlSS |
1 |
EXT_REFCLK |
|||||
2 |
DPLL_CORE_HSDIV0_CLKOUT2 |
|||||
3 |
DPLL_PER_HSDIV0_CLKOUT1 |
|||||
4 |
DPLL_CORE_HSDIV0_CLKOUT0 |
|||||
5 |
RCCLK10M |
|||||
6 |
XTALCLK |
|||||
7 |
RCCLK10M |
|||||
NA |
DPLL_CORE_HSDIV0_CLKOUT1 |
NA |
RGMII_250_CLK_DIV_VAL |
RGMII_250_CLK_GATE |
CPSW |
|
NA |
DPLL_CORE_HSDIV0_CLKOUT1 |
NA |
RGMII_50_CLK_DIV_VAL |
RGMII_50_CLK_GATE |
CPSW |
|
NA |
DPLL_CORE_HSDIV0_CLKOUT1 |
NA |
RGMII_5_CLK_DIV_VAL |
RGMII_5_CLK_GATE |
CPSW |
|
NA |
XTALCLK |
NA |
XTAL_MMC_32K_CLK_DIV_VAL |
MMC0_32K_CLK_GATE |
MMC 32K |
|
NA |
XTALCLK |
NA |
XTAL_TEMPSENSE_32K_CLK_DIV_VAL |
TEMPSENSE_32K_CLK_GATE |
Temp Sensor |
|
NA |
SYS_CLK |
NA |
MSS_ELM_CLK_DIV_VAL |
MSS_ELM_CLK_GATE |
MSS |