SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Boot loop starts with the identification of the boot interface by reading boot-strap pins. The device supports two boot interfaces i.e QSPI and UART. Boot parameters are initialized for the identified interface
QSPI :
Clock Frequency : 40MHz
Primary flash image address : 0x0 (0xF_0000 in case of redundant SBL image boot)
Interface support : Supports fast single and Quad read modes only with separate boot pin configuration
UART :
Baud rate : 115200 bps
Parity : None
Data bits : 8
Stop bits : 1
Flow control : None