SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The R5_CORE can generate parity bits on the TCM address. R5SS implements a parity error detection mechanism and generates an error event if parity error is detected. These errors are aggregated in Control module and presented as one Error per R5_CORE to the ESM module - R5SS*_CORE*_TCM_ADDRPARITY_ERRAGG.
The following registers are associated with R5SS*_CORE*_TCM_ADDRPARITY_ERRAGG:
Table 6-13 lists the register fields that control the generation of R5SS*_CORE*_TCM_ADDRPARITY_ERRAGG.
Event Flag | Event Mask | Description |
---|---|---|
R5SS*_CPU*_TCM_ADDRPARITY_ERRAGG_STATUS [0] |
R5SS*_CPU*_TCM_ADDRPARITY_ERRAGG_MASK[0] |
ATCM Address Parity Error. Register field - ATCM0_PARITY_ERR |
R5SS*_CPU*_TCM_ADDRPARITY_ERRAGG_STATUS [1] |
R5SS*_CPU*_TCM_ADDRPARITY_ERRAGG_MASK[1] B0TCM0_PARITY_ERR |
B0TCM Address Parity Error. Register field - B0TCM0_PARITY_ERR |
R5SS*_CPU*_TCM_ADDRPARITY_ERRAGG_STATUS [2] |
R5SS*_CPU*_TCM_ADDRPARITY_ERRAGG_MASK[2] |
B1TCM Address Parity Error. Register field - B1TCM0_PARITY_ERR |