SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The PLL can be coupled with an HSDIVIDER module to generate additional clocks which are divided down from the PLL lock frequency.
The HSDIVIDER has two input clocks:
The HSDIVIDER provides 4 post divider clocks whose frequency is given by:
Where:
CLKINPHIFLDO is the input clock frequency.
The clocking subsytem provides registers to directly configure the final divide value of "DIVx+1". When specifying the desired HSDIV value to use, it should be specified as "DIVx-1".
The "DIVx+1" reset value is 4.