SPRUJ17H March 2022 – October 2024 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There are 2x R5FSS modules integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of R5FSS0/1.
Module Instance | SoC Interconnect |
---|---|
R5FSS[0:1]_CORE[0:1] |
CORE VBUSM Interconnect |
CORE VBUSP Interconnect |
|
INFRA1 VBUSP Interconnect |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description | |
---|---|---|---|---|---|
R5FSS0 | CLK | R5FSS0_CLK | MSS_RCM | Functional Clock. Interface clock is derived from functional clock | |
R5FSS1 | CLK | R5FSS1_CLK | MSS_RCM | Functional Clock. Interface clock is derived from functional clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
R5FSS0 | POR_RST | R5FSS0_POR_RST | MSS_RCM | R5FSS0 Power on Reset |
CORE0_G_RST | R5FSS0_CORE0_G_RST | MSS_RCM | R5FSS0 Core0 Subsystem reset | |
CORE1_G_RST | R5FSS0_CORE1_G_RST | MSS_RCM | R5FSS0 Core1 Subsystem reset | |
CORE0_L_RST | R5FSS0_CORE0_L_RST | MSS_RCM | R5FSS0 Core0 Local Reset | |
CORE1_L_RST | R5FSS0_CORE1_L_RST | MSS_RCM | R5FSS0 Core1 Local Reset | |
VIM0_RST | R5FSS0_VIM0_RST | MSS_RCM | R5FSS0 VIM0 Reset | |
VIM1_RST | R5FSS0_VIM1_RST | MSS_RCM | R5FSS0 VIM1 Reset | |
R5FSS1 | POR_RST | R5FSS1_POR_RST | MSS_RCM | R5FSS1 Power on Reset |
CORE0_RST | R5FSS1_CORE0_G_RST | MSS_RCM | R5FSS1 Core0 Main reset | |
CORE1_RST | R5FSS1_CORE1_G_RST | MSS_RCM | R5FSS1 Core1 Main reset | |
CORE0_L_RST | R5FSS1_CORE0_L_RST | MSS_RCM | R5FSS0 Core0 Local Reset | |
CORE1_L_RST | R5FSS1_CORE1_L_RST | MSS_RCM | R5FSS0 Core1 Local Reset | |
VIM0_RST | R5FSS1_VIM0_RST | MSS_RCM | R5FSS1 VIM0 Reset | |
VIM1_RST | R5FSS1_VIM1_RST | MSS_RCM | R5FSS1 VIM1 Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
R5FSS0 | R5FSS0 CORE0 Interrupts | ||||
R5FSS0_COMMRX_0 | R5FSS0_CORE0_INTR_IN_116 | R5FSS0_CORE0 | R5FSS0 CORE0 DTRRX Full Interrupt | R5FSS Internal | |
R5FSS0_COMMTX_0 | R5FSS0_CORE0_INTR_IN_117 | R5FSS0_CORE0 | R5FSS0 CORE0 DTRTX Empty Interrupt | R5FSS Internal | |
R5FSS0_CPU0_CTI_INT |
R5FSS0_CORE0_INTR_IN_118 |
R5FSS0_CORE0 | R5FSS0 CORE0 Cross trigger Interrupt | R5FSS Internal | |
R5FSS0_CORE1_INTR_IN_118 |
R5FSS0_CORE1 | ||||
R5FSS0_CPU0_VALFIQ |
R5FSS0_CORE0_INTR_IN_119 |
R5FSS0_CORE0 | R5FSS0 CORE0 fast interrupt | R5FSS Internal | |
R5FSS0_CPU0_VALIRQ | R5FSS0_CORE0_INTR_IN_120 | R5FSS0_CORE0 | R5FSS0 CORE0 normal interrupt | R5FSS Internal | |
R5FSS0_CORE0_FPU_EXP | R5FSS0_CORE0_INTR_IN_130 | R5FSS0_CORE0 | R5FSS0 CORE0 floating point exception | R5FSS Internal | |
R5FSS0_CORE0_AHB_WRITE_ERR | R5FSS0_CORE0_INTR_IN_135 | R5FSS0_CORE0 | R5FSS0 CORE0 AHB write error | Pulse | |
R5FSS0_LIVELOCK_0 | R5FSS0_CORE0_INTR_IN_125 | R5FSS0_CORE0 | R5FSS0 CORE0 Live Lock error | R5FSS Internal | |
R5FSS1_CORE0_INTR_IN_126 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_126 | R5FSS1_CORE1 | ||||
R5FSS0_CPU0_PMU_INT | R5FSS1_CORE0_INTR_IN_116 | R5FSS1_CORE0 | R5FSS0_CORE0 Performance Monitoring Unit interrupt | R5FSS Internal | |
R5FSS1_CORE1_INTR_IN_116 | R5FSS1_CORE1 | ||||
R5FSS0_STC_DONE | R5FSS1_CORE0_INTR_IN_132 | R5FSS1_CORE0 | R5FSS0 Store Coprocessor Registers done | Pulse | |
R5FSS1_CORE1_INTR_IN_132 | R5FSS1_CORE1 | ||||
R5FSS0 CORE1 Interrupts | |||||
R5FSS0_COMMRX_1 | R5FSS0_CORE1_INTR_IN_116 | R5FSS0_CORE1 | R5FSS0 CORE1 DTRRX Full Interrupt | R5FSS Internal | |
R5FSS0_COMMTX_1 | R5FSS0_CORE1_INTR_IN_117 | R5FSS0_CORE1 | R5FSS0 CORE1 DTRTX Full Interrupt | R5FSS Internal | |
R5FSS0_CPU1_CTI_INT | R5FSS0_CORE1_INTR_IN_119 | R5FSS0_CORE1 | R5FSS0 CORE1 Cross trigger Interrupt | R5FSS Internal | |
R5FSS0_CORE0_INTR_IN_121 | R5FSS0_CORE0 | ||||
R5FSS0_CPU1_VALFIQ | R5FSS0_CORE1_INTR_IN_120 | R5FSS0_CORE1 | R5FSS0 CORE1 fast interrupt | R5FSS Internal | |
R5FSS0_CPU1_VALIRQ | R5FSS0_CORE1_INTR_IN_121 | R5FSS0_CORE1 | R5FSS0 CORE1 normal interrupt | R5FSS Internal | |
R5FSS0_CORE1_FPU_EXP | R5FSS0_CORE1_INTR_IN_130 | R5FSS0_CORE1 | R5FSS0 CORE1 floating point exception | R5FSS Internal | |
R5FSS0_CORE1_AHB_WRITE_ERR | R5FSS0_CORE1_INTR_IN_135 | R5FSS0_CORE1 | R5FSS0 CORE1 AHB write error | Pulse | |
R5FSS0_LIVELOCK_1 | R5FSS0_CORE0_INTR_IN_125 | R5FSS0_CORE0 | R5FSS0 CORE1 Live Lock error | R5FSS Internal | |
R5FSS1_CORE0_INTR_IN_127 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_127 | R5FSS1_CORE1 | ||||
R5FSS0_CPU1_PMU_INT | R5FSS1_CORE0_INTR_IN_117 | R5FSS1_CORE0 | R5FSS0_CORE1 Performance Monitoring Unit interrupt | R5FSS Internal | |
R5FSS1_CORE1_INTR_IN_117 | R5FSS1_CORE1 | ||||
R5FSS1 | R5FSS1 CORE0 Interrupts | ||||
R5FSS1_COMMRX_0 | R5FSS1_CORE0_INTR_IN_118 | R5FSS1_CORE0 | R5FSS1 CORE0 DTRRX Full Interrupt | R5FSS Internal | |
R5FSS1_COMMTX_0 | R5FSS1_CORE0_INTR_IN_119 | R5FSS1_CORE0 | R5FSS1 CORE0 DTRTX Empty Interrupt | R5FSS Internal | |
R5FSS1_CPU0_CTI_INT | R5FSS1_CORE0_INTR_IN_120 | R5FSS1_CORE0 | R5FSS1 CORE0 Cross trigger Interrupt | R5FSS Internal | |
R5FSS1_CORE1_INTR_IN_120 | R5FSS1_CORE1 | ||||
R5FSS1_CPU0_VALFIQ | R5FSS1_CORE0_INTR_IN_121 | R5FSS1_CORE0 | R5FSS1 CORE0 fast interrupt | R5FSS Internal | |
R5FSS1_CPU0_VALIRQ | R5FSS1_CORE0_INTR_IN_122 | R5FSS1_CORE0 | R5FSS1 CORE0 normal interrupt | R5FSS Internal | |
R5FSS1_CORE0_FPU_EXP | R5FSS1_CORE0_INTR_IN_130 | R5FSS1_CORE0 | R5FSS1 CORE0 floating point exception | R5FSS Internal | |
R5FSS1_CORE0_AHB_WRITE_ERR | R5FSS1_CORE0_INTR_IN_135 | R5FSS1_CORE0 | R5FSS1 CORE0 AHB write error | Pulse | |
R5FSS1_LIVELOCK_0 | R5FSS1_CORE1_INTR_IN_125 | R5FSS1_CORE1 | R5FSS1 CORE0 Live Lock error | R5FSS Internal | |
R5FSS1_CORE0_INTR_IN_126 | R5FSS1_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_126 | R5FSS0_CORE1 | ||||
R5FSS1_CPU0_PMU_INT | R5FSS0_CORE0_INTR_IN_122 | R5FSS0_CORE0 | R5FSS1_CORE0 Performance Monitoring Unit interrupt | R5FSS Internal | |
R5FSS0_CORE1_INTR_IN_122 | R5FSS0_CORE1 | ||||
R5FSS1_STC_DONE | R5FSS0_CORE0_INTR_IN_132 | R5FSS0_CORE0 | R5FSS1 Store Coprocessor Registers done | Pulse | |
R5FSS0_CORE1_INTR_IN_132 | R5FSS0_CORE1 | ||||
R5FSS1 CORE1 Interrupts | |||||
R5FSS1_COMMRX_1 | R5FSS1_CORE1_INTR_IN_118 | R5FSS1_CORE1 | R5FSS1 CORE1 DTRRX Full Interrupt | R5FSS Internal | |
R5FSS1_COMMTX_1 | R5FSS1_CORE1_INTR_IN_119 | R5FSS1_CORE1 | R5FSS1 CORE1 DTRTX Full Interrupt | R5FSS Internal | |
R5FSS1_CPU1_CTI_INT | R5FSS1_CORE1_INTR_IN_121 | R5FSS1_CORE1 | R5FSS1 CORE1 Cross trigger Interrupt | R5FSS Internal | |
R5FSS1_CORE0_INTR_IN_123 | R5FSS1_CORE0 | ||||
R5FSS1_CPU1_VALFIQ | R5FSS1_CORE1_INTR_IN_122 | R5FSS1_CORE1 | R5FSS1 CORE1 fast interrupt | R5FSS Internal | |
R5FSS1_CPU1_VALIRQ | R5FSS1_CORE1_INTR_IN_123 | R5FSS1_CORE1 | R5FSS1 CORE1 normal interrupt | R5FSS Internal | |
R5FSS1_CORE1_FPU_EXP | R5FSS1_CORE1_INTR_IN_130 | R5FSS1_CORE1 | R5FSS1 CORE1 floating point exception | R5FSS Internal | |
R5FSS1_CORE1_AHB_WRITE_ERR | R5FSS1_CORE1_INTR_IN_135 | R5FSS1_CORE1 | R5FSS1 CORE1 AHB write error | Pulse | |
R5FSS1_LIVELOCK_1 | R5FSS1_CORE0_INTR_IN_125 | R5FSS1_CORE0 | R5FSS1 CORE1 Live Lock error | R5FSS Internal | |
R5FSS0_CORE0_INTR_IN_127 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_127 | R5FSS0_CORE1 | ||||
R5FSS1_CPU1_PMU_INT | R5FSS0_CORE0_INTR_IN_123 | R5FSS0_CORE0 | R5FSS1_CORE1 Performance Monitoring Unit interrupt | R5FSS Internal | |
R5FSS0_CORE1_INTR_IN_123 | R5FSS0_CORE1 |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.