SPRUJ53B April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
Table 10-13 lists the memory-mapped registers for the GPIO_CTRL_REGS registers. All register offset addresses not listed in Table 10-13 should be considered as reserved locations and the register contents should not be modified.
Offset | Acronym | Register Name | Write Protection | Section |
---|---|---|---|---|
0h | GPACTRL | GPIO A Qualification Sampling Period Control (GPIO0 to 31) | EALLOW | Go |
2h | GPAQSEL1 | GPIO A Qualifier Select 1 Register (GPIO0 to 15) | EALLOW | Go |
4h | GPAQSEL2 | GPIO A Qualifier Select 2 Register (GPIO16 to 31) | EALLOW | Go |
6h | GPAMUX1 | GPIO A Mux 1 Register (GPIO0 to 15) | EALLOW | Go |
8h | GPAMUX2 | GPIO A Mux 2 Register (GPIO16 to 31) | EALLOW | Go |
Ah | GPADIR | GPIO A Direction Register (GPIO0 to 31) | EALLOW | Go |
Ch | GPAPUD | GPIO A Pull Up Disable Register (GPIO0 to 31) | EALLOW | Go |
10h | GPAINV | GPIO A Input Polarity Invert Registers (GPIO0 to 31) | EALLOW | Go |
12h | GPAODR | GPIO A Open Drain Output Register (GPIO0 to GPIO31) | EALLOW | Go |
14h | GPAAMSEL | GPIO A Analog Mode Select register (GPIO0 to GPIO31) | EALLOW | Go |
20h | GPAGMUX1 | GPIO A Peripheral Group Mux (GPIO0 to 15) | EALLOW | Go |
22h | GPAGMUX2 | GPIO A Peripheral Group Mux (GPIO16 to 31) | EALLOW | Go |
28h | GPACSEL1 | GPIO A Core Select Register (GPIO0 to 7) | EALLOW | Go |
2Ah | GPACSEL2 | GPIO A Core Select Register (GPIO8 to 15) | EALLOW | Go |
2Ch | GPACSEL3 | GPIO A Core Select Register (GPIO16 to 23) | EALLOW | Go |
2Eh | GPACSEL4 | GPIO A Core Select Register (GPIO24 to 31) | EALLOW | Go |
3Ch | GPALOCK | GPIO A Lock Configuration Register (GPIO0 to 31) | EALLOW | Go |
3Eh | GPACR | GPIO A Lock Commit Register (GPIO0 to 31) | EALLOW | Go |
40h | GPBCTRL | GPIO B Qualification Sampling Period Control (GPIO32 to 63) | EALLOW | Go |
42h | GPBQSEL1 | GPIO B Qualifier Select 1 Register (GPIO32 to 47) | EALLOW | Go |
44h | GPBQSEL2 | GPIO B Qualifier Select 2 Register (GPIO48 to 63) | EALLOW | Go |
46h | GPBMUX1 | GPIO B Mux 1 Register (GPIO32 to 47) | EALLOW | Go |
48h | GPBMUX2 | GPIO B Mux 2 Register (GPIO48 to 63) | EALLOW | Go |
4Ah | GPBDIR | GPIO B Direction Register (GPIO32 to 63) | EALLOW | Go |
4Ch | GPBPUD | GPIO B Pull Up Disable Register (GPIO32 to 63) | EALLOW | Go |
50h | GPBINV | GPIO B Input Polarity Invert Registers (GPIO32 to 63) | EALLOW | Go |
52h | GPBODR | GPIO B Open Drain Output Register (GPIO32 to GPIO63) | EALLOW | Go |
54h | GPBAMSEL | GPIO B Analog Mode Select register (GPIO32 to GPIO63) | EALLOW | Go |
60h | GPBGMUX1 | GPIO B Peripheral Group Mux (GPIO32 to 47) | EALLOW | Go |
62h | GPBGMUX2 | GPIO B Peripheral Group Mux (GPIO48 to 63) | EALLOW | Go |
68h | GPBCSEL1 | GPIO B Core Select Register (GPIO32 to 39) | EALLOW | Go |
6Ah | GPBCSEL2 | GPIO B Core Select Register (GPIO40 to 47) | EALLOW | Go |
6Ch | GPBCSEL3 | GPIO B Core Select Register (GPIO48 to 55) | EALLOW | Go |
6Eh | GPBCSEL4 | GPIO B Core Select Register (GPIO56 to 63) | EALLOW | Go |
7Ch | GPBLOCK | GPIO B Lock Configuration Register (GPIO32 to 63) | EALLOW | Go |
7Eh | GPBCR | GPIO B Lock Commit Register (GPIO32 to 63) | EALLOW | Go |
80h | GPCCTRL | GPIO C Qualification Sampling Period Control (GPIO64 to 95) | EALLOW | Go |
82h | GPCQSEL1 | GPIO C Qualifier Select 1 Register (GPIO64 to 79) | EALLOW | Go |
84h | GPCQSEL2 | GPIO C Qualifier Select 2 Register (GPIO80 to 95) | EALLOW | Go |
86h | GPCMUX1 | GPIO C Mux 1 Register (GPIO64 to 79) | EALLOW | Go |
88h | GPCMUX2 | GPIO C Mux 2 Register (GPIO80 to 95) | EALLOW | Go |
8Ah | GPCDIR | GPIO C Direction Register (GPIO64 to 95) | EALLOW | Go |
8Ch | GPCPUD | GPIO C Pull Up Disable Register (GPIO64 to 95) | EALLOW | Go |
90h | GPCINV | GPIO C Input Polarity Invert Registers (GPIO64 to 95) | EALLOW | Go |
92h | GPCODR | GPIO C Open Drain Output Register (GPIO64 to GPIO95) | EALLOW | Go |
94h | GPCAMSEL | GPIO C Analog Mode Select register (GPIO64 to GPIO95) | EALLOW | Go |
A0h | GPCGMUX1 | GPIO C Peripheral Group Mux (GPIO64 to 79) | EALLOW | Go |
A2h | GPCGMUX2 | GPIO C Peripheral Group Mux (GPIO80 to 95) | EALLOW | Go |
A8h | GPCCSEL1 | GPIO C Core Select Register (GPIO64 to 71) | EALLOW | Go |
AAh | GPCCSEL2 | GPIO C Core Select Register (GPIO72 to 79) | EALLOW | Go |
ACh | GPCCSEL3 | GPIO C Core Select Register (GPIO80 to 87) | EALLOW | Go |
BCh | GPCLOCK | GPIO C Lock Configuration Register (GPIO64 to 95) | EALLOW | Go |
BEh | GPCCR | GPIO C Lock Commit Register (GPIO64 to 95) | EALLOW | Go |
180h | GPGCTRL | GPIO G Qualification Sampling Period Control (GPIO192 to 223) | EALLOW | Go |
184h | GPGQSEL2 | GPIO G Qualifier Select 2 Register (GPIO208 to 223) | EALLOW | Go |
188h | GPGMUX2 | GPIO G Mux 2 Register (GPIO208 to 223) | EALLOW | Go |
18Ah | GPGDIR | GPIO G Direction Register (GPIO192 to 223) | EALLOW | Go |
18Ch | GPGPUD | GPIO G Pull Up Disable Register (GPIO192 to 223) | EALLOW | Go |
190h | GPGINV | GPIO G Input Polarity Invert Registers (GPIO192 to 223) | EALLOW | Go |
192h | GPGODR | GPIO G Open Drain Output Register (GPIO192 to 223) | EALLOW | Go |
194h | GPGAMSEL | GPIO G Analog Mode Select register (GPIO192 to 223) | EALLOW | Go |
1A2h | GPGGMUX2 | GPIO G Peripheral Group Mux (GPIO208 to 223) | EALLOW | Go |
1ACh | GPGCSEL3 | GPIO G Core Select Register (GPIO208 to 215) | EALLOW | Go |
1BCh | GPGLOCK | GPIO G Lock Configuration Register (GPIO192 to 223) | EALLOW | Go |
1BEh | GPGCR | GPIO G Lock Commit Register (GPIO192 to 223) | EALLOW | Go |
1C0h | GPHCTRL | GPIO H Qualification Sampling Period Control (GPIO224 to 255) | EALLOW | Go |
1C2h | GPHQSEL1 | GPIO H Qualifier Select 1 Register (GPIO224 to 239) | EALLOW | Go |
1C4h | GPHQSEL2 | GPIO H Qualifier Select 2 Register (GPIO240 to 255) | EALLOW | Go |
1C6h | GPHMUX1 | GPIO H Mux 1 Register (GPIO224 to 239) | EALLOW | Go |
1C8h | GPHMUX2 | GPIO H Mux 2 Register (GPIO240 to 255) | EALLOW | Go |
1CAh | GPHDIR | GPIO H Direction Register (GPIO224 to 255) | EALLOW | Go |
1CCh | GPHPUD | GPIO H Pull Up Disable Register (GPIO224 to 255) | EALLOW | Go |
1D0h | GPHINV | GPIO H Input Polarity Invert Registers (GPIO224 to 255) | EALLOW | Go |
1D2h | GPHODR | GPIO H Open Drain Output Register (GPIO224 to GPIO255) | EALLOW | Go |
1D4h | GPHAMSEL | GPIO H Analog Mode Select register (GPIO224 to GPIO255) | EALLOW | Go |
1E0h | GPHGMUX1 | GPIO H Peripheral Group Mux (GPIO224 to 239) | EALLOW | Go |
1E2h | GPHGMUX2 | GPIO H Peripheral Group Mux (GPIO240 to 255) | EALLOW | Go |
1E8h | GPHCSEL1 | GPIO H Core Select Register (GPIO224 to 231) | EALLOW | Go |
1EAh | GPHCSEL2 | GPIO H Core Select Register (GPIO232 to 239) | EALLOW | Go |
1ECh | GPHCSEL3 | GPIO H Core Select Register (GPIO240 to 247) | EALLOW | Go |
1EEh | GPHCSEL4 | GPIO H Core Select Register (GPIO248 to 255) | EALLOW | Go |
1FCh | GPHLOCK | GPIO H Lock Configuration Register (GPIO224 to 255) | EALLOW | Go |
1FEh | GPHCR | GPIO H Lock Commit Register (GPIO224 to 255) | EALLOW | Go |
Complex bit access types are encoded to fit into small table cells. Table 10-14 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
Write Type | ||
W | W | Write |
WSonce | W Sonce | Write Set once |
Reset or Default Value | ||
-n | Value after reset or the default value | |
Register Array Variables | ||
i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. |
GPACTRL is shown in Figure 10-5 and described in Table 10-15.
Return to the Summary Table.
GPIO A Qualification Sampling Period Control (GPIO0 to 31)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
QUALPRD3 | QUALPRD2 | QUALPRD1 | QUALPRD0 | ||||||||||||||||||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-24 | QUALPRD3 | R/W | 0h | Qualification sampling period for GPIO24 to GPIO31: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
23-16 | QUALPRD2 | R/W | 0h | Qualification sampling period for GPIO16 to GPIO23: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
15-8 | QUALPRD1 | R/W | 0h | Qualification sampling period for GPIO8 to GPIO15: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
7-0 | QUALPRD0 | R/W | 0h | Qualification sampling period for GPIO0 to GPIO7: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
GPAQSEL1 is shown in Figure 10-6 and described in Table 10-16.
Return to the Summary Table.
GPIO A Qualifier Select 1 Register (GPIO0 to 15)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO15 | R/W | 0h | Select input qualification type for GPIO15: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
29-28 | GPIO14 | R/W | 0h | Select input qualification type for GPIO14: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
27-26 | GPIO13 | R/W | 0h | Select input qualification type for GPIO13: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO12 | R/W | 0h | Select input qualification type for GPIO12: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO11 | R/W | 0h | Select input qualification type for GPIO11: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | GPIO10 | R/W | 0h | Select input qualification type for GPIO10: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
19-18 | GPIO9 | R/W | 0h | Select input qualification type for GPIO9: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO8 | R/W | 0h | Select input qualification type for GPIO8: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | GPIO7 | R/W | 0h | Select input qualification type for GPIO7: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | GPIO6 | R/W | 0h | Select input qualification type for GPIO6: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
11-10 | GPIO5 | R/W | 0h | Select input qualification type for GPIO5: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO4 | R/W | 0h | Select input qualification type for GPIO4: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | GPIO3 | R/W | 0h | Select input qualification type for GPIO3: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO2 | R/W | 0h | Select input qualification type for GPIO2: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO1 | R/W | 0h | Select input qualification type for GPIO1: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO0 | R/W | 0h | Select input qualification type for GPIO0: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPAQSEL2 is shown in Figure 10-7 and described in Table 10-17.
Return to the Summary Table.
GPIO A Qualifier Select 2 Register (GPIO16 to 31)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO31 | R/W | 0h | Select input qualification type for GPIO31: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
29-28 | GPIO30 | R/W | 0h | Select input qualification type for GPIO30: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
27-26 | GPIO29 | R/W | 0h | Select input qualification type for GPIO29: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO28 | R/W | 0h | Select input qualification type for GPIO28: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO27 | R/W | 0h | Select input qualification type for GPIO27: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | GPIO26 | R/W | 0h | Select input qualification type for GPIO26: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
19-18 | GPIO25 | R/W | 0h | Select input qualification type for GPIO25: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO24 | R/W | 0h | Select input qualification type for GPIO24: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | GPIO23 | R/W | 0h | Select input qualification type for GPIO23: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | GPIO22 | R/W | 0h | Select input qualification type for GPIO22: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
11-10 | GPIO21 | R/W | 0h | Select input qualification type for GPIO21: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO20 | R/W | 0h | Select input qualification type for GPIO20: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | GPIO19 | R/W | 0h | Select input qualification type for GPIO19: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO18 | R/W | 0h | Select input qualification type for GPIO18: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO17 | R/W | 0h | Select input qualification type for GPIO17: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO16 | R/W | 0h | Select input qualification type for GPIO16: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPAMUX1 is shown in Figure 10-8 and described in Table 10-18.
Return to the Summary Table.
GPIO A Mux 1 Register (GPIO0 to 15)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO15 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO14 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO13 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO12 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO11 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO10 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO9 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO8 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO7 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO6 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO5 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO4 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO3 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO2 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO1 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO0 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPAMUX2 is shown in Figure 10-9 and described in Table 10-19.
Return to the Summary Table.
GPIO A Mux 2 Register (GPIO16 to 31)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO31 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO30 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO29 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO28 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO27 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO26 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO25 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO24 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO23 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO22 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO21 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO20 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO19 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO18 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO17 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO16 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPADIR is shown in Figure 10-10 and described in Table 10-20.
Return to the Summary Table.
GPIO A Direction Register (GPIO0 to 31)
Controls direction of GPIO pins when the specified pin is configured in GPIO mode.
0: Configures pin as input.
1: Configures pin as output.
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO31 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
30 | GPIO30 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
29 | GPIO29 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
28 | GPIO28 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
27 | GPIO27 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
26 | GPIO26 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
25 | GPIO25 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
24 | GPIO24 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
23 | GPIO23 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
22 | GPIO22 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
21 | GPIO21 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
20 | GPIO20 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
19 | GPIO19 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
18 | GPIO18 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
17 | GPIO17 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
16 | GPIO16 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
15 | GPIO15 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
14 | GPIO14 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
13 | GPIO13 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
12 | GPIO12 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
11 | GPIO11 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
10 | GPIO10 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
9 | GPIO9 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
8 | GPIO8 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
7 | GPIO7 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
6 | GPIO6 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
5 | GPIO5 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
4 | GPIO4 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
3 | GPIO3 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
2 | GPIO2 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
1 | GPIO1 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
0 | GPIO0 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
GPAPUD is shown in Figure 10-11 and described in Table 10-21.
Return to the Summary Table.
GPIO A Pull Up Disable Register (GPIO0 to 31)
Disables the Pull-Up on GPIO.
0: Enables the Pull-Up.
1: Disables the Pull-Up.
Reading the register returns the current value of the register setting.
Note:
[1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO31 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
30 | GPIO30 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
29 | GPIO29 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
28 | GPIO28 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
27 | GPIO27 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
26 | GPIO26 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
25 | GPIO25 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
24 | GPIO24 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
23 | GPIO23 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
22 | GPIO22 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
21 | GPIO21 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
20 | GPIO20 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
19 | GPIO19 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
18 | GPIO18 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
17 | GPIO17 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
16 | GPIO16 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
15 | GPIO15 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
14 | GPIO14 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
13 | GPIO13 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
12 | GPIO12 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
11 | GPIO11 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
10 | GPIO10 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
9 | GPIO9 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
8 | GPIO8 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
7 | GPIO7 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
6 | GPIO6 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
5 | GPIO5 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
4 | GPIO4 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
3 | GPIO3 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
2 | GPIO2 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
1 | GPIO1 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
0 | GPIO0 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
GPAINV is shown in Figure 10-12 and described in Table 10-22.
Return to the Summary Table.
GPIO A Input Polarity Invert Registers (GPIO0 to 31)
Selects between non-inverted and inverted GPIO input to the device.
0: selects non-inverted GPIO input
1: selects inverted GPIO input
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO31 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
30 | GPIO30 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
29 | GPIO29 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
28 | GPIO28 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
27 | GPIO27 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
26 | GPIO26 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
25 | GPIO25 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
24 | GPIO24 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
23 | GPIO23 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
22 | GPIO22 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
21 | GPIO21 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
20 | GPIO20 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
19 | GPIO19 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
18 | GPIO18 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
17 | GPIO17 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
16 | GPIO16 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
15 | GPIO15 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
14 | GPIO14 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
13 | GPIO13 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
12 | GPIO12 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
11 | GPIO11 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
10 | GPIO10 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
9 | GPIO9 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
8 | GPIO8 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
7 | GPIO7 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
6 | GPIO6 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
5 | GPIO5 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
4 | GPIO4 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
3 | GPIO3 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
2 | GPIO2 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
1 | GPIO1 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
0 | GPIO0 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
GPAODR is shown in Figure 10-13 and described in Table 10-23.
Return to the Summary Table.
GPIO A Open Drain Output Register (GPIO0 to GPIO31)
Selects between normal and open-drain output for the GPIO pin.
0: Normal Output
1: Open Drain Output
Reading the register returns the current value of the register setting.
Note:
[1] In the Open Drain output mode, if the buffer is configured for output mode, a 0 value to be driven out comes out on the on the PAD while a 1 value to be driven out tri-states the buffer.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO31 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
30 | GPIO30 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
29 | GPIO29 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
28 | GPIO28 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
27 | GPIO27 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
26 | GPIO26 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
25 | GPIO25 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
24 | GPIO24 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
23 | GPIO23 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
22 | GPIO22 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
21 | GPIO21 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
20 | GPIO20 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
19 | GPIO19 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
18 | GPIO18 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
17 | GPIO17 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
16 | GPIO16 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
15 | GPIO15 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
14 | GPIO14 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
13 | GPIO13 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
12 | GPIO12 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
11 | GPIO11 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
10 | GPIO10 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
9 | GPIO9 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
8 | GPIO8 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
7 | GPIO7 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
6 | GPIO6 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
5 | GPIO5 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
4 | GPIO4 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
3 | GPIO3 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
2 | GPIO2 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
1 | GPIO1 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
0 | GPIO0 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
GPAAMSEL is shown in Figure 10-14 and described in Table 10-24.
Return to the Summary Table.
GPIO A Analog Mode Select register (GPIO0 to GPIO31)
Selects between digital and analog functionality for GPIO pins.
0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers
1: The analog function of the pin is enabled and the pin is capable of analog functions
Reading the register returns the current value of the register setting.
Note:
[1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | GPIO28 | RESERVED | RESERVED | RESERVED | GPIO24 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | RESERVED | GPIO21 | GPIO20 | RESERVED | RESERVED | GPIO17 | GPIO16 |
R/W-0h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | GPIO13 | GPIO12 | GPIO11 | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 1h | Reserved |
30 | RESERVED | R/W | 1h | Reserved |
29 | RESERVED | R/W | 1h | Reserved |
28 | GPIO28 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
27 | RESERVED | R/W | 1h | Reserved |
26 | RESERVED | R/W | 1h | Reserved |
25 | RESERVED | R/W | 1h | Reserved |
24 | GPIO24 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
23 | GPIO23 | R/W | 0h | Analog Mode select for this pin Reset type: SYSRSn |
22 | RESERVED | R/W | 1h | Reserved |
21 | GPIO21 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
20 | GPIO20 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
19 | RESERVED | R/W | 1h | Reserved |
18 | RESERVED | R/W | 1h | Reserved |
17 | GPIO17 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
16 | GPIO16 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
15 | RESERVED | R/W | 1h | Reserved |
14 | RESERVED | R/W | 1h | Reserved |
13 | GPIO13 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
12 | GPIO12 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
11 | GPIO11 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
10 | RESERVED | R/W | 1h | Reserved |
9 | RESERVED | R/W | 1h | Reserved |
8 | RESERVED | R/W | 1h | Reserved |
7 | RESERVED | R/W | 1h | Reserved |
6 | RESERVED | R/W | 1h | Reserved |
5 | RESERVED | R/W | 1h | Reserved |
4 | RESERVED | R/W | 1h | Reserved |
3 | RESERVED | R/W | 1h | Reserved |
2 | RESERVED | R/W | 1h | Reserved |
1 | RESERVED | R/W | 1h | Reserved |
0 | RESERVED | R/W | 1h | Reserved |
GPAGMUX1 is shown in Figure 10-15 and described in Table 10-25.
Return to the Summary Table.
GPIO A Peripheral Group Mux (GPIO0 to 15)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO15 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO14 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO13 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO12 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO11 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO10 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO9 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO8 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO7 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO6 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO5 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO4 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO3 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO2 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO1 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO0 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPAGMUX2 is shown in Figure 10-16 and described in Table 10-26.
Return to the Summary Table.
GPIO A Peripheral Group Mux (GPIO16 to 31)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO31 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO30 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO29 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO28 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO27 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO26 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO25 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO24 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO23 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO22 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO21 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO20 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO19 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO18 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO17 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO16 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPACSEL1 is shown in Figure 10-17 and described in Table 10-27.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO3 | GPIO2 | GPIO1 | GPIO0 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO7 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO6 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO5 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO4 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO3 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO2 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO1 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO0 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPACSEL2 is shown in Figure 10-18 and described in Table 10-28.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO11 | GPIO10 | GPIO9 | GPIO8 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO15 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO14 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO13 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO12 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO11 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO10 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO9 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO8 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPACSEL3 is shown in Figure 10-19 and described in Table 10-29.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO19 | GPIO18 | GPIO17 | GPIO16 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO23 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO22 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO21 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO20 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO19 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO18 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO17 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO16 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPACSEL4 is shown in Figure 10-20 and described in Table 10-30.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO27 | GPIO26 | GPIO25 | GPIO24 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO31 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO30 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO29 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO28 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO27 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO26 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO25 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO24 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPALOCK is shown in Figure 10-21 and described in Table 10-31.
Return to the Summary Table.
GPIO A Lock Configuration Register (GPIO0 to 31)
GPIO Configuration Lock for GPIO.
0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed
1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO31 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
30 | GPIO30 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
29 | GPIO29 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
28 | GPIO28 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
27 | GPIO27 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
26 | GPIO26 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
25 | GPIO25 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
24 | GPIO24 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
23 | GPIO23 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
22 | GPIO22 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
21 | GPIO21 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
20 | GPIO20 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
19 | GPIO19 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
18 | GPIO18 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
17 | GPIO17 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
16 | GPIO16 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
15 | GPIO15 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
14 | GPIO14 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
13 | GPIO13 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
12 | GPIO12 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
11 | GPIO11 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
10 | GPIO10 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
9 | GPIO9 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
8 | GPIO8 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
7 | GPIO7 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
6 | GPIO6 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
5 | GPIO5 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
4 | GPIO4 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
3 | GPIO3 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
2 | GPIO2 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
1 | GPIO1 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
0 | GPIO0 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
GPACR is shown in Figure 10-22 and described in Table 10-32.
Return to the Summary Table.
GPIO A Lock Commit Register (GPIO0 to 31)
GPIO Configuration Lock Commit for GPIO:
1: Locks changes to the bit in GPyLOCK register which controls the same pin
0: Bit in the GPyLOCK register which controls the same pin can be changed
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO31 | GPIO30 | GPIO29 | GPIO28 | GPIO27 | GPIO26 | GPIO25 | GPIO24 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO23 | GPIO22 | GPIO21 | GPIO20 | GPIO19 | GPIO18 | GPIO17 | GPIO16 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO15 | GPIO14 | GPIO13 | GPIO12 | GPIO11 | GPIO10 | GPIO9 | GPIO8 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO31 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
30 | GPIO30 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
29 | GPIO29 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
28 | GPIO28 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
27 | GPIO27 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
26 | GPIO26 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
25 | GPIO25 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
24 | GPIO24 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
23 | GPIO23 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
22 | GPIO22 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
21 | GPIO21 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
20 | GPIO20 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
19 | GPIO19 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
18 | GPIO18 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
17 | GPIO17 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
16 | GPIO16 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
15 | GPIO15 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
14 | GPIO14 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
13 | GPIO13 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
12 | GPIO12 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
11 | GPIO11 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
10 | GPIO10 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
9 | GPIO9 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
8 | GPIO8 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
7 | GPIO7 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
6 | GPIO6 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
5 | GPIO5 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
4 | GPIO4 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
3 | GPIO3 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
2 | GPIO2 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
1 | GPIO1 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
0 | GPIO0 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
GPBCTRL is shown in Figure 10-23 and described in Table 10-33.
Return to the Summary Table.
GPIO B Qualification Sampling Period Control (GPIO32 to 63)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
QUALPRD3 | QUALPRD2 | QUALPRD1 | QUALPRD0 | ||||||||||||||||||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-24 | QUALPRD3 | R/W | 0h | Qualification sampling period for GPIO56 to GPIO63: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
23-16 | QUALPRD2 | R/W | 0h | Qualification sampling period for GPIO48 to GPIO55: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
15-8 | QUALPRD1 | R/W | 0h | Qualification sampling period for GPIO40 to GPIO47: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
7-0 | QUALPRD0 | R/W | 0h | Qualification sampling period for GPIO32 to GPIO39: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
GPBQSEL1 is shown in Figure 10-24 and described in Table 10-34.
Return to the Summary Table.
GPIO B Qualifier Select 1 Register (GPIO32 to 47)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 | ||||||||
R/W-0h | R/W-0h | R/W-3h | R/W-0h | R/W-3h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO47 | R/W | 0h | Select input qualification type for GPIO47: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
29-28 | GPIO46 | R/W | 0h | Select input qualification type for GPIO46: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
27-26 | GPIO45 | R/W | 0h | Select input qualification type for GPIO45: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO44 | R/W | 0h | Select input qualification type for GPIO44: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO43 | R/W | 0h | Select input qualification type for GPIO43: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | GPIO42 | R/W | 0h | Select input qualification type for GPIO42: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
19-18 | GPIO41 | R/W | 0h | Select input qualification type for GPIO41: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO40 | R/W | 0h | Select input qualification type for GPIO40: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | RESERVED | R/W | 0h | Reserved |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | GPIO37 | R/W | 3h | Select input qualification type for GPIO37: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | RESERVED | R/W | 0h | Reserved |
7-6 | GPIO35 | R/W | 3h | Select input qualification type for GPIO35: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO34 | R/W | 0h | Select input qualification type for GPIO34: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO33 | R/W | 0h | Select input qualification type for GPIO33: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO32 | R/W | 0h | Select input qualification type for GPIO32: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPBQSEL2 is shown in Figure 10-25 and described in Table 10-35.
Return to the Summary Table.
GPIO B Qualifier Select 2 Register (GPIO48 to 63)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO63 | R/W | 0h | Select input qualification type for GPIO63: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
29-28 | GPIO62 | R/W | 0h | Select input qualification type for GPIO62: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
27-26 | GPIO61 | R/W | 0h | Select input qualification type for GPIO61: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO60 | R/W | 0h | Select input qualification type for GPIO60: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO59 | R/W | 0h | Select input qualification type for GPIO59: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | GPIO58 | R/W | 0h | Select input qualification type for GPIO58: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
19-18 | GPIO57 | R/W | 0h | Select input qualification type for GPIO57: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO56 | R/W | 0h | Select input qualification type for GPIO56: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | GPIO55 | R/W | 0h | Select input qualification type for GPIO55: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | GPIO54 | R/W | 0h | Select input qualification type for GPIO54: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
11-10 | GPIO53 | R/W | 0h | Select input qualification type for GPIO53: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO52 | R/W | 0h | Select input qualification type for GPIO52: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | GPIO51 | R/W | 0h | Select input qualification type for GPIO51: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO50 | R/W | 0h | Select input qualification type for GPIO50: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO49 | R/W | 0h | Select input qualification type for GPIO49: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO48 | R/W | 0h | Select input qualification type for GPIO48: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPBMUX1 is shown in Figure 10-26 and described in Table 10-36.
Return to the Summary Table.
GPIO B Mux 1 Register (GPIO32 to 47)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 | ||||||||
R/W-0h | R/W-0h | R/W-3h | R/W-0h | R/W-3h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO47 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO46 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO45 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO44 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO43 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO42 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO41 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO40 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | RESERVED | R/W | 0h | Reserved |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | GPIO37 | R/W | 3h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | RESERVED | R/W | 0h | Reserved |
7-6 | GPIO35 | R/W | 3h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO34 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO33 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO32 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPBMUX2 is shown in Figure 10-27 and described in Table 10-37.
Return to the Summary Table.
GPIO B Mux 2 Register (GPIO48 to 63)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO63 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO62 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO61 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO60 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO59 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO58 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO57 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO56 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO55 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO54 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO53 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO52 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO51 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO50 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO49 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO48 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPBDIR is shown in Figure 10-28 and described in Table 10-38.
Return to the Summary Table.
GPIO B Direction Register (GPIO32 to 63)
Controls direction of GPIO pins when the specified pin is configured in GPIO mode.
0: Configures pin as input.
1: Configures pin as output.
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO63 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
30 | GPIO62 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
29 | GPIO61 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
28 | GPIO60 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
27 | GPIO59 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
26 | GPIO58 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
25 | GPIO57 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
24 | GPIO56 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
23 | GPIO55 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
22 | GPIO54 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
21 | GPIO53 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
20 | GPIO52 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
19 | GPIO51 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
18 | GPIO50 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
17 | GPIO49 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
16 | GPIO48 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
15 | GPIO47 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
14 | GPIO46 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
13 | GPIO45 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
12 | GPIO44 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
11 | GPIO43 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
10 | GPIO42 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
9 | GPIO41 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
8 | GPIO40 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | GPIO37 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
4 | RESERVED | R/W | 0h | Reserved |
3 | GPIO35 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
2 | GPIO34 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
1 | GPIO33 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
0 | GPIO32 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
GPBPUD is shown in Figure 10-29 and described in Table 10-39.
Return to the Summary Table.
GPIO B Pull Up Disable Register (GPIO32 to 63)
Disables the Pull-Up on GPIO.
0: Enables the Pull-Up.
1: Disables the Pull-Up.
Reading the register returns the current value of the register setting.
Note:
[1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO63 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
30 | GPIO62 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
29 | GPIO61 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
28 | GPIO60 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
27 | GPIO59 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
26 | GPIO58 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
25 | GPIO57 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
24 | GPIO56 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
23 | GPIO55 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
22 | GPIO54 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
21 | GPIO53 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
20 | GPIO52 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
19 | GPIO51 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
18 | GPIO50 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
17 | GPIO49 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
16 | GPIO48 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
15 | GPIO47 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
14 | GPIO46 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
13 | GPIO45 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
12 | GPIO44 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
11 | GPIO43 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
10 | GPIO42 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
9 | GPIO41 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
8 | GPIO40 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
7 | RESERVED | R/W | 1h | Reserved |
6 | RESERVED | R/W | 1h | Reserved |
5 | GPIO37 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
4 | RESERVED | R/W | 1h | Reserved |
3 | GPIO35 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
2 | GPIO34 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
1 | GPIO33 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
0 | GPIO32 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
GPBINV is shown in Figure 10-30 and described in Table 10-40.
Return to the Summary Table.
GPIO B Input Polarity Invert Registers (GPIO32 to 63)
Selects between non-inverted and inverted GPIO input to the device.
0: selects non-inverted GPIO input
1: selects inverted GPIO input
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO63 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
30 | GPIO62 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
29 | GPIO61 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
28 | GPIO60 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
27 | GPIO59 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
26 | GPIO58 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
25 | GPIO57 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
24 | GPIO56 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
23 | GPIO55 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
22 | GPIO54 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
21 | GPIO53 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
20 | GPIO52 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
19 | GPIO51 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
18 | GPIO50 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
17 | GPIO49 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
16 | GPIO48 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
15 | GPIO47 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
14 | GPIO46 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
13 | GPIO45 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
12 | GPIO44 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
11 | GPIO43 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
10 | GPIO42 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
9 | GPIO41 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
8 | GPIO40 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | GPIO37 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
4 | RESERVED | R/W | 0h | Reserved |
3 | GPIO35 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
2 | GPIO34 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
1 | GPIO33 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
0 | GPIO32 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
GPBODR is shown in Figure 10-31 and described in Table 10-41.
Return to the Summary Table.
GPIO B Open Drain Output Register (GPIO32 to GPIO63)
Selects between normal and open-drain output for the GPIO pin.
0: Normal Output
1: Open Drain Output
Reading the register returns the current value of the register setting.
Note:
[1] In the Open Drain output mode, if the buffer is configured for output mode, a 0 value to be driven out comes out on the on the PAD while a 1 value to be driven out tri-states the buffer.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO63 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
30 | GPIO62 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
29 | GPIO61 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
28 | GPIO60 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
27 | GPIO59 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
26 | GPIO58 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
25 | GPIO57 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
24 | GPIO56 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
23 | GPIO55 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
22 | GPIO54 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
21 | GPIO53 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
20 | GPIO52 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
19 | GPIO51 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
18 | GPIO50 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
17 | GPIO49 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
16 | GPIO48 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
15 | GPIO47 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
14 | GPIO46 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
13 | GPIO45 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
12 | GPIO44 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
11 | GPIO43 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
10 | GPIO42 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
9 | GPIO41 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
8 | GPIO40 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | GPIO37 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
4 | RESERVED | R/W | 0h | Reserved |
3 | GPIO35 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
2 | GPIO34 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
1 | GPIO33 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
0 | GPIO32 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
GPBAMSEL is shown in Figure 10-32 and described in Table 10-42.
Return to the Summary Table.
GPIO B Analog Mode Select register (GPIO32 to GPIO63)
Selects between digital and analog functionality for GPIO pins.
0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers
1: The analog function of the pin is enabled and the pin is capable of analog functions
Reading the register returns the current value of the register setting.
Note:
[1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, t
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO41 | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-0h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO33 | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 1h | Reserved |
30 | RESERVED | R/W | 1h | Reserved |
29 | RESERVED | R/W | 1h | Reserved |
28 | RESERVED | R/W | 1h | Reserved |
27 | RESERVED | R/W | 1h | Reserved |
26 | RESERVED | R/W | 1h | Reserved |
25 | RESERVED | R/W | 1h | Reserved |
24 | RESERVED | R/W | 1h | Reserved |
23 | RESERVED | R/W | 1h | Reserved |
22 | RESERVED | R/W | 1h | Reserved |
21 | RESERVED | R/W | 1h | Reserved |
20 | RESERVED | R/W | 1h | Reserved |
19 | RESERVED | R/W | 1h | Reserved |
18 | RESERVED | R/W | 1h | Reserved |
17 | RESERVED | R/W | 1h | Reserved |
16 | RESERVED | R/W | 1h | Reserved |
15 | RESERVED | R/W | 1h | Reserved |
14 | RESERVED | R/W | 1h | Reserved |
13 | RESERVED | R/W | 1h | Reserved |
12 | RESERVED | R/W | 1h | Reserved |
11 | RESERVED | R/W | 1h | Reserved |
10 | RESERVED | R/W | 1h | Reserved |
9 | GPIO41 | R/W | 0h | Analog Mode select for this pin Reset type: SYSRSn |
8 | RESERVED | R/W | 1h | Reserved |
7 | RESERVED | R/W | 1h | Reserved |
6 | RESERVED | R/W | 1h | Reserved |
5 | RESERVED | R/W | 1h | Reserved |
4 | RESERVED | R/W | 1h | Reserved |
3 | RESERVED | R/W | 1h | Reserved |
2 | RESERVED | R/W | 1h | Reserved |
1 | GPIO33 | R/W | 1h | Analog Mode select for this pin Reset type: SYSRSn |
0 | RESERVED | R/W | 1h | Reserved |
GPBGMUX1 is shown in Figure 10-33 and described in Table 10-43.
Return to the Summary Table.
GPIO B Peripheral Group Mux (GPIO32 to 47)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 | ||||||||
R/W-0h | R/W-0h | R/W-3h | R/W-0h | R/W-3h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO47 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO46 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO45 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO44 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO43 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO42 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO41 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO40 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | RESERVED | R/W | 0h | Reserved |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | GPIO37 | R/W | 3h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | RESERVED | R/W | 0h | Reserved |
7-6 | GPIO35 | R/W | 3h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO34 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO33 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO32 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPBGMUX2 is shown in Figure 10-34 and described in Table 10-44.
Return to the Summary Table.
GPIO B Peripheral Group Mux (GPIO48 to 63)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO63 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO62 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO61 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO60 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO59 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO58 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO57 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO56 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO55 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO54 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO53 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO52 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO51 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO50 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO49 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO48 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPBCSEL1 is shown in Figure 10-35 and described in Table 10-45.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | GPIO37 | RESERVED | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO35 | GPIO34 | GPIO33 | GPIO32 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | RESERVED | R/W | 0h | Reserved |
27-24 | RESERVED | R/W | 0h | Reserved |
23-20 | GPIO37 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | RESERVED | R/W | 0h | Reserved |
15-12 | GPIO35 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO34 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO33 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO32 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPBCSEL2 is shown in Figure 10-36 and described in Table 10-46.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO43 | GPIO42 | GPIO41 | GPIO40 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO47 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO46 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO45 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO44 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO43 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO42 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO41 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO40 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPBCSEL3 is shown in Figure 10-37 and described in Table 10-47.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO51 | GPIO50 | GPIO49 | GPIO48 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO55 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO54 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO53 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO52 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO51 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO50 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO49 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO48 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPBCSEL4 is shown in Figure 10-38 and described in Table 10-48.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO59 | GPIO58 | GPIO57 | GPIO56 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO63 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO62 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO61 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO60 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO59 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO58 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO57 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO56 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPBLOCK is shown in Figure 10-39 and described in Table 10-49.
Return to the Summary Table.
GPIO B Lock Configuration Register (GPIO32 to 63)
GPIO Configuration Lock for GPIO.
0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed
1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO63 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
30 | GPIO62 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
29 | GPIO61 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
28 | GPIO60 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
27 | GPIO59 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
26 | GPIO58 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
25 | GPIO57 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
24 | GPIO56 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
23 | GPIO55 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
22 | GPIO54 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
21 | GPIO53 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
20 | GPIO52 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
19 | GPIO51 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
18 | GPIO50 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
17 | GPIO49 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
16 | GPIO48 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
15 | GPIO47 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
14 | GPIO46 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
13 | GPIO45 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
12 | GPIO44 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
11 | GPIO43 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
10 | GPIO42 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
9 | GPIO41 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
8 | GPIO40 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | GPIO37 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
4 | RESERVED | R/W | 0h | Reserved |
3 | GPIO35 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
2 | GPIO34 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
1 | GPIO33 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
0 | GPIO32 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
GPBCR is shown in Figure 10-40 and described in Table 10-50.
Return to the Summary Table.
GPIO B Lock Commit Register (GPIO32 to 63)
GPIO Configuration Lock Commit for GPIO:
1: Locks changes to the bit in GPyLOCK register which controls the same pin
0: Bit in the GPyLOCK register which controls the same pin can be changed
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO63 | GPIO62 | GPIO61 | GPIO60 | GPIO59 | GPIO58 | GPIO57 | GPIO56 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO55 | GPIO54 | GPIO53 | GPIO52 | GPIO51 | GPIO50 | GPIO49 | GPIO48 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO47 | GPIO46 | GPIO45 | GPIO44 | GPIO43 | GPIO42 | GPIO41 | GPIO40 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO37 | RESERVED | GPIO35 | GPIO34 | GPIO33 | GPIO32 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | GPIO63 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
30 | GPIO62 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
29 | GPIO61 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
28 | GPIO60 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
27 | GPIO59 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
26 | GPIO58 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
25 | GPIO57 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
24 | GPIO56 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
23 | GPIO55 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
22 | GPIO54 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
21 | GPIO53 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
20 | GPIO52 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
19 | GPIO51 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
18 | GPIO50 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
17 | GPIO49 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
16 | GPIO48 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
15 | GPIO47 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
14 | GPIO46 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
13 | GPIO45 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
12 | GPIO44 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
11 | GPIO43 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
10 | GPIO42 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
9 | GPIO41 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
8 | GPIO40 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
7 | RESERVED | R/WSonce | 0h | Reserved |
6 | RESERVED | R/WSonce | 0h | Reserved |
5 | GPIO37 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
4 | RESERVED | R/WSonce | 0h | Reserved |
3 | GPIO35 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
2 | GPIO34 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
1 | GPIO33 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
0 | GPIO32 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
GPCCTRL is shown in Figure 10-41 and described in Table 10-51.
Return to the Summary Table.
GPIO C Qualification Sampling Period Control (GPIO64 to 95)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | QUALPRD2 | QUALPRD1 | QUALPRD0 | ||||||||||||||||||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-24 | RESERVED | R/W | 0h | Reserved |
23-16 | QUALPRD2 | R/W | 0h | Qualification sampling period for GPIO80 to GPIO87: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
15-8 | QUALPRD1 | R/W | 0h | Qualification sampling period for GPIO72 to GPIO79: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
7-0 | QUALPRD0 | R/W | 0h | Qualification sampling period for GPIO64 to GPIO71: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
GPCQSEL1 is shown in Figure 10-42 and described in Table 10-52.
Return to the Summary Table.
GPIO C Qualifier Select 1 Register (GPIO64 to 79)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO79 | R/W | 0h | Select input qualification type for GPIO79: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
29-28 | GPIO78 | R/W | 0h | Select input qualification type for GPIO78: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
27-26 | GPIO77 | R/W | 0h | Select input qualification type for GPIO77: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO76 | R/W | 0h | Select input qualification type for GPIO76: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO75 | R/W | 0h | Select input qualification type for GPIO75: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | GPIO74 | R/W | 0h | Select input qualification type for GPIO74: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
19-18 | GPIO73 | R/W | 0h | Select input qualification type for GPIO73: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO72 | R/W | 0h | Select input qualification type for GPIO72: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | GPIO71 | R/W | 0h | Select input qualification type for GPIO71: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | GPIO70 | R/W | 0h | Select input qualification type for GPIO70: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
11-10 | GPIO69 | R/W | 0h | Select input qualification type for GPIO69: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO68 | R/W | 0h | Select input qualification type for GPIO68: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | GPIO67 | R/W | 0h | Select input qualification type for GPIO67: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO66 | R/W | 0h | Select input qualification type for GPIO66: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO65 | R/W | 0h | Select input qualification type for GPIO65: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO64 | R/W | 0h | Select input qualification type for GPIO64: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPCQSEL2 is shown in Figure 10-43 and described in Table 10-53.
Return to the Summary Table.
GPIO C Qualifier Select 2 Register (GPIO80 to 95)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | RESERVED | R/W | 0h | Reserved |
25-24 | RESERVED | R/W | 0h | Reserved |
23-22 | RESERVED | R/W | 0h | Reserved |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15-14 | RESERVED | R/W | 0h | Reserved |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | RESERVED | R/W | 0h | Reserved |
9-8 | RESERVED | R/W | 0h | Reserved |
7-6 | RESERVED | R/W | 0h | Reserved |
5-4 | RESERVED | R/W | 0h | Reserved |
3-2 | GPIO81 | R/W | 0h | Select input qualification type for GPIO81: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO80 | R/W | 0h | Select input qualification type for GPIO80: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPCMUX1 is shown in Figure 10-44 and described in Table 10-54.
Return to the Summary Table.
GPIO C Mux 1 Register (GPIO64 to 79)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO79 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO78 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO77 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO76 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO75 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO74 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO73 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO72 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO71 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO70 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO69 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO68 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO67 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO66 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO65 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO64 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPCMUX2 is shown in Figure 10-45 and described in Table 10-55.
Return to the Summary Table.
GPIO C Mux 2 Register (GPIO80 to 95)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | RESERVED | R/W | 0h | Reserved |
25-24 | RESERVED | R/W | 0h | Reserved |
23-22 | RESERVED | R/W | 0h | Reserved |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15-14 | RESERVED | R/W | 0h | Reserved |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | RESERVED | R/W | 0h | Reserved |
9-8 | RESERVED | R/W | 0h | Reserved |
7-6 | RESERVED | R/W | 0h | Reserved |
5-4 | RESERVED | R/W | 0h | Reserved |
3-2 | GPIO81 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO80 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPCDIR is shown in Figure 10-46 and described in Table 10-56.
Return to the Summary Table.
GPIO C Direction Register (GPIO64 to 95)
Controls direction of GPIO pins when the specified pin is configured in GPIO mode.
0: Configures pin as input.
1: Configures pin as output.
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | GPIO81 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
16 | GPIO80 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
15 | GPIO79 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
14 | GPIO78 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
13 | GPIO77 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
12 | GPIO76 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
11 | GPIO75 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
10 | GPIO74 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
9 | GPIO73 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
8 | GPIO72 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
7 | GPIO71 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
6 | GPIO70 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
5 | GPIO69 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
4 | GPIO68 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
3 | GPIO67 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
2 | GPIO66 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
1 | GPIO65 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
0 | GPIO64 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
GPCPUD is shown in Figure 10-47 and described in Table 10-57.
Return to the Summary Table.
GPIO C Pull Up Disable Register (GPIO64 to 95)
Disables the Pull-Up on GPIO.
0: Enables the Pull-Up.
1: Disables the Pull-Up.
Reading the register returns the current value of the register setting.
Note:
[1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 1h | Reserved |
30 | RESERVED | R/W | 1h | Reserved |
29 | RESERVED | R/W | 1h | Reserved |
28 | RESERVED | R/W | 1h | Reserved |
27 | RESERVED | R/W | 1h | Reserved |
26 | RESERVED | R/W | 1h | Reserved |
25 | RESERVED | R/W | 1h | Reserved |
24 | RESERVED | R/W | 1h | Reserved |
23 | RESERVED | R/W | 1h | Reserved |
22 | RESERVED | R/W | 1h | Reserved |
21 | RESERVED | R/W | 1h | Reserved |
20 | RESERVED | R/W | 1h | Reserved |
19 | RESERVED | R/W | 1h | Reserved |
18 | RESERVED | R/W | 1h | Reserved |
17 | GPIO81 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
16 | GPIO80 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
15 | GPIO79 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
14 | GPIO78 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
13 | GPIO77 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
12 | GPIO76 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
11 | GPIO75 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
10 | GPIO74 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
9 | GPIO73 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
8 | GPIO72 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
7 | GPIO71 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
6 | GPIO70 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
5 | GPIO69 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
4 | GPIO68 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
3 | GPIO67 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
2 | GPIO66 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
1 | GPIO65 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
0 | GPIO64 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
GPCINV is shown in Figure 10-48 and described in Table 10-58.
Return to the Summary Table.
GPIO C Input Polarity Invert Registers (GPIO64 to 95)
Selects between non-inverted and inverted GPIO input to the device.
0: selects non-inverted GPIO input
1: selects inverted GPIO input
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | GPIO81 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
16 | GPIO80 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
15 | GPIO79 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
14 | GPIO78 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
13 | GPIO77 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
12 | GPIO76 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
11 | GPIO75 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
10 | GPIO74 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
9 | GPIO73 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
8 | GPIO72 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
7 | GPIO71 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
6 | GPIO70 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
5 | GPIO69 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
4 | GPIO68 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
3 | GPIO67 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
2 | GPIO66 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
1 | GPIO65 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
0 | GPIO64 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
GPCODR is shown in Figure 10-49 and described in Table 10-59.
Return to the Summary Table.
GPIO C Open Drain Output Register (GPIO64 to GPIO95)
Selects between normal and open-drain output for the GPIO pin.
0: Normal Output
1: Open Drain Output
Reading the register returns the current value of the register setting.
Note:
[1] In the Open Drain output mode, if the buffer is configured for output mode, a 0 value to be driven out comes out on the on the PAD while a 1 value to be driven out tri-states the buffer.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | GPIO81 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
16 | GPIO80 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
15 | GPIO79 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
14 | GPIO78 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
13 | GPIO77 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
12 | GPIO76 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
11 | GPIO75 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
10 | GPIO74 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
9 | GPIO73 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
8 | GPIO72 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
7 | GPIO71 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
6 | GPIO70 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
5 | GPIO69 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
4 | GPIO68 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
3 | GPIO67 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
2 | GPIO66 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
1 | GPIO65 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
0 | GPIO64 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
GPCAMSEL is shown in Figure 10-50 and described in Table 10-60.
Return to the Summary Table.
GPIO C Analog Mode Select register (GPIO64 to GPIO95)
Selects between digital and analog functionality for GPIO pins.
0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers
1: The analog function of the pin is enabled and the pin is capable of analog functions
Reading the register returns the current value of the register setting.
Note:
[1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, t
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | RESERVED | R/W | 0h | Reserved |
16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
GPCGMUX1 is shown in Figure 10-51 and described in Table 10-61.
Return to the Summary Table.
GPIO C Peripheral Group Mux (GPIO64 to 79)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO79 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO78 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO77 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO76 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO75 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO74 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO73 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO72 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO71 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO70 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO69 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO68 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO67 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO66 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO65 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO64 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPCGMUX2 is shown in Figure 10-52 and described in Table 10-62.
Return to the Summary Table.
GPIO C Peripheral Group Mux (GPIO80 to 95)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | RESERVED | R/W | 0h | Reserved |
25-24 | RESERVED | R/W | 0h | Reserved |
23-22 | RESERVED | R/W | 0h | Reserved |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15-14 | RESERVED | R/W | 0h | Reserved |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | RESERVED | R/W | 0h | Reserved |
9-8 | RESERVED | R/W | 0h | Reserved |
7-6 | RESERVED | R/W | 0h | Reserved |
5-4 | RESERVED | R/W | 0h | Reserved |
3-2 | GPIO81 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO80 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPCCSEL1 is shown in Figure 10-53 and described in Table 10-63.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO67 | GPIO66 | GPIO65 | GPIO64 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO71 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO70 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO69 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO68 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO67 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO66 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO65 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO64 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPCCSEL2 is shown in Figure 10-54 and described in Table 10-64.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO75 | GPIO74 | GPIO73 | GPIO72 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO79 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO78 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO77 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO76 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO75 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO74 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO73 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO72 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPCCSEL3 is shown in Figure 10-55 and described in Table 10-65.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | GPIO81 | GPIO80 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | RESERVED | R/W | 0h | Reserved |
27-24 | RESERVED | R/W | 0h | Reserved |
23-20 | RESERVED | R/W | 0h | Reserved |
19-16 | RESERVED | R/W | 0h | Reserved |
15-12 | RESERVED | R/W | 0h | Reserved |
11-8 | RESERVED | R/W | 0h | Reserved |
7-4 | GPIO81 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO80 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPCLOCK is shown in Figure 10-56 and described in Table 10-66.
Return to the Summary Table.
GPIO C Lock Configuration Register (GPIO64 to 95)
GPIO Configuration Lock for GPIO.
0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed
1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | GPIO81 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
16 | GPIO80 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
15 | GPIO79 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
14 | GPIO78 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
13 | GPIO77 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
12 | GPIO76 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
11 | GPIO75 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
10 | GPIO74 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
9 | GPIO73 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
8 | GPIO72 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
7 | GPIO71 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
6 | GPIO70 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
5 | GPIO69 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
4 | GPIO68 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
3 | GPIO67 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
2 | GPIO66 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
1 | GPIO65 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
0 | GPIO64 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
GPCCR is shown in Figure 10-57 and described in Table 10-67.
Return to the Summary Table.
GPIO C Lock Commit Register (GPIO64 to 95)
GPIO Configuration Lock Commit for GPIO:
1: Locks changes to the bit in GPyLOCK register which controls the same pin
0: Bit in the GPyLOCK register which controls the same pin can be changed
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO81 | GPIO80 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO79 | GPIO78 | GPIO77 | GPIO76 | GPIO75 | GPIO74 | GPIO73 | GPIO72 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO71 | GPIO70 | GPIO69 | GPIO68 | GPIO67 | GPIO66 | GPIO65 | GPIO64 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/WSonce | 0h | Reserved |
30 | RESERVED | R/WSonce | 0h | Reserved |
29 | RESERVED | R/WSonce | 0h | Reserved |
28 | RESERVED | R/WSonce | 0h | Reserved |
27 | RESERVED | R/WSonce | 0h | Reserved |
26 | RESERVED | R/WSonce | 0h | Reserved |
25 | RESERVED | R/WSonce | 0h | Reserved |
24 | RESERVED | R/WSonce | 0h | Reserved |
23 | RESERVED | R/WSonce | 0h | Reserved |
22 | RESERVED | R/WSonce | 0h | Reserved |
21 | RESERVED | R/WSonce | 0h | Reserved |
20 | RESERVED | R/WSonce | 0h | Reserved |
19 | RESERVED | R/WSonce | 0h | Reserved |
18 | RESERVED | R/WSonce | 0h | Reserved |
17 | GPIO81 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
16 | GPIO80 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
15 | GPIO79 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
14 | GPIO78 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
13 | GPIO77 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
12 | GPIO76 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
11 | GPIO75 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
10 | GPIO74 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
9 | GPIO73 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
8 | GPIO72 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
7 | GPIO71 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
6 | GPIO70 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
5 | GPIO69 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
4 | GPIO68 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
3 | GPIO67 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
2 | GPIO66 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
1 | GPIO65 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
0 | GPIO64 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
GPGCTRL is shown in Figure 10-58 and described in Table 10-68.
Return to the Summary Table.
GPIO G Qualification Sampling Period Control (GPIO192 to 223)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | QUALPRD2 | RESERVED | RESERVED | ||||||||||||||||||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-24 | RESERVED | R/W | 0h | Reserved |
23-16 | QUALPRD2 | R/W | 0h | Qualification sampling period for GPIO208 to GPIO215: 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
15-8 | RESERVED | R/W | 0h | Reserved |
7-0 | RESERVED | R/W | 0h | Reserved |
GPGQSEL2 is shown in Figure 10-59 and described in Table 10-69.
Return to the Summary Table.
GPIO G Qualifier Select 2 Register (GPIO208 to 223)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO211 | GPIO210 | GPIO209 | GPIO208 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | RESERVED | R/W | 0h | Reserved |
25-24 | RESERVED | R/W | 0h | Reserved |
23-22 | RESERVED | R/W | 0h | Reserved |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15-14 | GPIO215 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | GPIO214 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
11-10 | GPIO213 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO212 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | GPIO211 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO210 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO209 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO208 | R/W | 0h | Select input qualification type for this GPIO: 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPGMUX2 is shown in Figure 10-60 and described in Table 10-70.
Return to the Summary Table.
GPIO G Mux 2 Register (GPIO208 to 223)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO211 | GPIO210 | GPIO209 | GPIO208 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | RESERVED | R/W | 0h | Reserved |
25-24 | RESERVED | R/W | 0h | Reserved |
23-22 | RESERVED | R/W | 0h | Reserved |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15-14 | GPIO215 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO214 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO213 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO212 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO211 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO210 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO209 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO208 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPGDIR is shown in Figure 10-61 and described in Table 10-71.
Return to the Summary Table.
GPIO G Direction Register (GPIO192 to 223)
Controls direction of GPIO pins when the specified pin is configured in GPIO mode.
0: Configures pin as input.
1: Configures pin as output.
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO215 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
22 | GPIO214 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
21 | GPIO213 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
20 | GPIO212 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
19 | GPIO211 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
18 | GPIO210 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
17 | GPIO209 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
16 | GPIO208 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
GPGPUD is shown in Figure 10-62 and described in Table 10-72.
Return to the Summary Table.
GPIO G Pull Up Disable Register (GPIO192 to 223)
Disables the Pull-Up on GPIO.
0: Enables the Pull-Up.
1: Disables the Pull-Up.
Reading the register returns the current value of the register setting.
Note:
[1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 1h | Reserved |
30 | RESERVED | R/W | 1h | Reserved |
29 | RESERVED | R/W | 1h | Reserved |
28 | RESERVED | R/W | 1h | Reserved |
27 | RESERVED | R/W | 1h | Reserved |
26 | RESERVED | R/W | 1h | Reserved |
25 | RESERVED | R/W | 1h | Reserved |
24 | RESERVED | R/W | 1h | Reserved |
23 | GPIO215 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
22 | GPIO214 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
21 | GPIO213 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
20 | GPIO212 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
19 | GPIO211 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
18 | GPIO210 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
17 | GPIO209 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
16 | GPIO208 | R/W | 1h | Pull-Up Disable control for this pin Reset type: SYSRSn |
15 | RESERVED | R/W | 1h | Reserved |
14 | RESERVED | R/W | 1h | Reserved |
13 | RESERVED | R/W | 1h | Reserved |
12 | RESERVED | R/W | 1h | Reserved |
11 | RESERVED | R/W | 1h | Reserved |
10 | RESERVED | R/W | 1h | Reserved |
9 | RESERVED | R/W | 1h | Reserved |
8 | RESERVED | R/W | 1h | Reserved |
7 | RESERVED | R/W | 1h | Reserved |
6 | RESERVED | R/W | 1h | Reserved |
5 | RESERVED | R/W | 1h | Reserved |
4 | RESERVED | R/W | 1h | Reserved |
3 | RESERVED | R/W | 1h | Reserved |
2 | RESERVED | R/W | 1h | Reserved |
1 | RESERVED | R/W | 1h | Reserved |
0 | RESERVED | R/W | 1h | Reserved |
GPGINV is shown in Figure 10-63 and described in Table 10-73.
Return to the Summary Table.
GPIO G Input Polarity Invert Registers (GPIO192 to 223)
Selects between non-inverted and inverted GPIO input to the device.
0: selects non-inverted GPIO input
1: selects inverted GPIO input
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO215 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
22 | GPIO214 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
21 | GPIO213 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
20 | GPIO212 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
19 | GPIO211 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
18 | GPIO210 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
17 | GPIO209 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
16 | GPIO208 | R/W | 0h | Input inversion control for this pin Reset type: SYSRSn |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
GPGODR is shown in Figure 10-64 and described in Table 10-74.
Return to the Summary Table.
GPIO G Open Drain Output Register (GPIO92 to 223)
Selects between normal and open-drain output for the GPIO pin.
0: Normal Output
1: Open Drain Output
Reading the register returns the current value of the register setting.
Note:
[1] In the Open Drain output mode, if the buffer is configured for output mode, a 0 value to be driven out comes out on the on the PAD while a 1 value to be driven out tri-states the buffer.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO215 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
22 | GPIO214 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
21 | GPIO213 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
20 | GPIO212 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
19 | GPIO211 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
18 | GPIO210 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
17 | GPIO209 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
16 | GPIO208 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
GPGAMSEL is shown in Figure 10-65 and described in Table 10-75.
Return to the Summary Table.
GPIO G Analog Mode Select register (GPIO192 to 223)
Selects between digital and analog functionality for GPIO pins.
0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers
1: The analog function of the pin is enabled and the pin is capable of analog functions
Reading the register returns the current value of the register setting.
Note:
[1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, t
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO215 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
22 | GPIO214 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
21 | GPIO213 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
20 | GPIO212 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
19 | GPIO211 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
18 | GPIO210 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
17 | GPIO209 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
16 | GPIO208 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
GPGGMUX2 is shown in Figure 10-66 and described in Table 10-76.
Return to the Summary Table.
GPIO G Peripheral Group Mux (GPIO208 to 223)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO211 | GPIO210 | GPIO209 | GPIO208 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | RESERVED | R/W | 0h | Reserved |
25-24 | RESERVED | R/W | 0h | Reserved |
23-22 | RESERVED | R/W | 0h | Reserved |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15-14 | GPIO215 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO214 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO213 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO212 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO211 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO210 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO209 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO208 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPGCSEL3 is shown in Figure 10-67 and described in Table 10-77.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO211 | GPIO210 | GPIO209 | GPIO208 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO215 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO214 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO213 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO212 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO211 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO210 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO209 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO208 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPGLOCK is shown in Figure 10-68 and described in Table 10-78.
Return to the Summary Table.
GPIO G Lock Configuration Register (GPIO192 to 223)
GPIO Configuration Lock for GPIO.
0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed
1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO215 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
22 | GPIO214 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
21 | GPIO213 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
20 | GPIO212 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
19 | GPIO211 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
18 | GPIO210 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
17 | GPIO209 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
16 | GPIO208 | R/W | 0h | Configuration Lock bit for this pin Reset type: SYSRSn |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
GPGCR is shown in Figure 10-69 and described in Table 10-79.
Return to the Summary Table.
GPIO G Lock Commit Register (GPIO192 to 223)
GPIO Configuration Lock Commit for GPIO:
1: Locks changes to the bit in GPyLOCK register which controls the same pin
0: Bit in the GPyLOCK register which controls the same pin can be changed
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | GPIO210 | GPIO209 | GPIO208 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/WSonce | 0h | Reserved |
30 | RESERVED | R/WSonce | 0h | Reserved |
29 | RESERVED | R/WSonce | 0h | Reserved |
28 | RESERVED | R/WSonce | 0h | Reserved |
27 | RESERVED | R/WSonce | 0h | Reserved |
26 | RESERVED | R/WSonce | 0h | Reserved |
25 | RESERVED | R/WSonce | 0h | Reserved |
24 | RESERVED | R/WSonce | 0h | Reserved |
23 | GPIO215 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
22 | GPIO214 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
21 | GPIO213 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
20 | GPIO212 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
19 | GPIO211 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
18 | GPIO210 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
17 | GPIO209 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
16 | GPIO208 | R/WSonce | 0h | Configuration lock commit bit for this pin Reset type: SYSRSn |
15 | RESERVED | R/WSonce | 0h | Reserved |
14 | RESERVED | R/WSonce | 0h | Reserved |
13 | RESERVED | R/WSonce | 0h | Reserved |
12 | RESERVED | R/WSonce | 0h | Reserved |
11 | RESERVED | R/WSonce | 0h | Reserved |
10 | RESERVED | R/WSonce | 0h | Reserved |
9 | RESERVED | R/WSonce | 0h | Reserved |
8 | RESERVED | R/WSonce | 0h | Reserved |
7 | RESERVED | R/WSonce | 0h | Reserved |
6 | RESERVED | R/WSonce | 0h | Reserved |
5 | RESERVED | R/WSonce | 0h | Reserved |
4 | RESERVED | R/WSonce | 0h | Reserved |
3 | RESERVED | R/WSonce | 0h | Reserved |
2 | RESERVED | R/WSonce | 0h | Reserved |
1 | RESERVED | R/WSonce | 0h | Reserved |
0 | RESERVED | R/WSonce | 0h | Reserved |
GPHCTRL is shown in Figure 10-70 and described in Table 10-80.
Return to the Summary Table.
GPIO H Qualification Sampling Period Control (GPIO224 to 255)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
QUALPRD3 | QUALPRD2 | QUALPRD1 | QUALPRD0 | ||||||||||||||||||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-24 | QUALPRD3 | R/W | 0h | 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/513 Reset type: SYSRSn |
23-16 | QUALPRD2 | R/W | 0h | 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/512 Reset type: SYSRSn |
15-8 | QUALPRD1 | R/W | 0h | 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/511 Reset type: SYSRSn |
7-0 | QUALPRD0 | R/W | 0h | 0x00,QUALPRDx = PLLSYSCLK 0x01,QUALPRDx = PLLSYSCLK/2 0x02,QUALPRDx = PLLSYSCLK/4 .... 0xFF,QUALPRDx = PLLSYSCLK/510 Reset type: SYSRSn |
GPHQSEL1 is shown in Figure 10-71 and described in Table 10-81.
Return to the Summary Table.
GPIO H Qualifier Select 1 Register (GPIO224 to 239)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO235 | GPIO234 | GPIO233 | GPIO232 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO227 | GPIO226 | GPIO225 | GPIO224 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO239 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
29-28 | GPIO238 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
27-26 | GPIO237 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO236 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO235 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | GPIO234 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
19-18 | GPIO233 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO232 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | GPIO231 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | GPIO230 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
11-10 | GPIO229 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO228 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | GPIO227 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
5-4 | GPIO226 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO225 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO224 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPHQSEL2 is shown in Figure 10-72 and described in Table 10-82.
Return to the Summary Table.
GPIO H Qualifier Select 2 Register (GPIO240 to 255)
Input qualification type:
0,0 Sync
0,1 Qualification (3 samples)
1,0 Qualification (6 samples)
1,1 Async (no Sync or Qualification)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO251 | RESERVED | GPIO249 | GPIO248 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO242 | GPIO241 | GPIO240 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | GPIO253 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
25-24 | GPIO252 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
23-22 | GPIO251 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | GPIO249 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
17-16 | GPIO248 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
15-14 | GPIO247 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | GPIO245 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
9-8 | GPIO244 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
7-6 | RESERVED | R/W | 0h | Reserved |
5-4 | GPIO242 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
3-2 | GPIO241 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
1-0 | GPIO240 | R/W | 0h | 0,0,Sync 0,1,Qualification (3 samples) 1,0,Qualification (6 samples) 1,1,Async (no Sync or Qualification) Reset type: SYSRSn |
GPHMUX1 is shown in Figure 10-73 and described in Table 10-83.
Return to the Summary Table.
GPIO H Mux 1 Register (GPIO224 to 239)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO235 | GPIO234 | GPIO233 | GPIO232 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO227 | GPIO226 | GPIO225 | GPIO224 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO239 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO238 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO237 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO236 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO235 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO234 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO233 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO232 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO231 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO230 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO229 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO228 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO227 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO226 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO225 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO224 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPHMUX2 is shown in Figure 10-74 and described in Table 10-84.
Return to the Summary Table.
GPIO H Mux 2 Register (GPIO240 to 255)
Defines pin-muxing selection for GPIO.
Notes:
The respective GPyGMUXn.GPIOz must be configured prior to this register to avoid intermediate peripheral selects being mapped to the GPIO. Refer to GPIO chapter for more details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO251 | RESERVED | GPIO249 | GPIO248 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO242 | GPIO241 | GPIO240 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | GPIO253 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO252 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO251 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | GPIO249 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO248 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO247 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | GPIO245 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO244 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | RESERVED | R/W | 0h | Reserved |
5-4 | GPIO242 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO241 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO240 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPHDIR is shown in Figure 10-75 and described in Table 10-85.
Return to the Summary Table.
GPIO H Direction Register (GPIO224 to 255)
Controls direction of GPIO pins when the specified pin is configured in GPIO mode.
0: Configures pin as input.
1: Configures pin as output.
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | GPIO253 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
28 | GPIO252 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
27 | GPIO251 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
26 | RESERVED | R/W | 0h | Reserved |
25 | GPIO249 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
24 | GPIO248 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
23 | GPIO247 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
22 | RESERVED | R/W | 0h | Reserved |
21 | GPIO245 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
20 | GPIO244 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
19 | RESERVED | R/W | 0h | Reserved |
18 | GPIO242 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
17 | GPIO241 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
16 | GPIO240 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
15 | GPIO239 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
14 | GPIO238 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
13 | GPIO237 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
12 | GPIO236 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
11 | GPIO235 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
10 | GPIO234 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
9 | GPIO233 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
8 | GPIO232 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
7 | GPIO231 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
6 | GPIO230 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
5 | GPIO229 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
4 | GPIO228 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
3 | GPIO227 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
2 | GPIO226 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
1 | GPIO225 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
0 | GPIO224 | R/W | 0h | Defines direction for this pin in GPIO mode Reset type: SYSRSn |
GPHPUD is shown in Figure 10-76 and described in Table 10-86.
Return to the Summary Table.
GPIO H Pull Up Disable Register (GPIO224 to 255)
Disables the Pull-Up on GPIO.
0: Enables the Pull-Up.
1: Disables the Pull-Up.
Reading the register returns the current value of the register setting.
Note:
[1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 1h | Reserved |
30 | RESERVED | R/W | 1h | Reserved |
29 | GPIO253 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
28 | GPIO252 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
27 | GPIO251 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
26 | RESERVED | R/W | 1h | Reserved |
25 | GPIO249 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
24 | GPIO248 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
23 | GPIO247 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
22 | RESERVED | R/W | 1h | Reserved |
21 | GPIO245 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
20 | GPIO244 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
19 | RESERVED | R/W | 1h | Reserved |
18 | GPIO242 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
17 | GPIO241 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
16 | GPIO240 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
15 | GPIO239 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
14 | GPIO238 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
13 | GPIO237 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
12 | GPIO236 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
11 | GPIO235 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
10 | GPIO234 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
9 | GPIO233 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
8 | GPIO232 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
7 | GPIO231 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
6 | GPIO230 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
5 | GPIO229 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
4 | GPIO228 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
3 | GPIO227 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
2 | GPIO226 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
1 | GPIO225 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
0 | GPIO224 | R/W | 1h | 0: Enables the Pull-Up. 1: Disables the Pull-Up. Reading the register returns the current value of the register setting. Note: [1] The Pull-Ups on the GPIO pins are disabled asynchronously when IORSn signal is low. When coming out of reset, the pull-ups will remain disabled until the user enables them selectively in software by writing to this register. Reset type: SYSRSn |
GPHINV is shown in Figure 10-77 and described in Table 10-87.
Return to the Summary Table.
GPIO H Input Polarity Invert Registers (GPIO224 to 255)
Selects between non-inverted and inverted GPIO input to the device.
0: selects non-inverted GPIO input
1: selects inverted GPIO input
Reading the register returns the current value of the register setting.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | GPIO253 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
28 | GPIO252 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
27 | GPIO251 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
26 | RESERVED | R/W | 0h | Reserved |
25 | GPIO249 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
24 | GPIO248 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
23 | GPIO247 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
22 | RESERVED | R/W | 0h | Reserved |
21 | GPIO245 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
20 | GPIO244 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
19 | RESERVED | R/W | 0h | Reserved |
18 | GPIO242 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
17 | GPIO241 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
16 | GPIO240 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
15 | GPIO239 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
14 | GPIO238 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
13 | GPIO237 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
12 | GPIO236 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
11 | GPIO235 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
10 | GPIO234 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
9 | GPIO233 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
8 | GPIO232 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
7 | GPIO231 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
6 | GPIO230 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
5 | GPIO229 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
4 | GPIO228 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
3 | GPIO227 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
2 | GPIO226 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
1 | GPIO225 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
0 | GPIO224 | R/W | 0h | 0: selects non-inverted GPIO input 1: selects inverted GPIO input Notes: [1] Reading the register returns the current value of the register setting. Reset type: SYSRSn |
GPHODR is shown in Figure 10-78 and described in Table 10-88.
Return to the Summary Table.
GPIO H Open Drain Output Register (GPIO224 to GPIO255)
Selects between normal and open-drain output for the GPIO pin.
0: Normal Output
1: Open Drain Output
Reading the register returns the current value of the register setting.
Note:
[1] In the Open Drain output mode, if the buffer is configured for output mode, a 0 value to be driven out comes out on the on the PAD while a 1 value to be driven out tri-states the buffer.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | GPIO253 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
28 | GPIO252 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
27 | GPIO251 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
26 | RESERVED | R/W | 0h | Reserved |
25 | GPIO249 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
24 | GPIO248 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
23 | GPIO247 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
22 | RESERVED | R/W | 0h | Reserved |
21 | GPIO245 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
20 | GPIO244 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
19 | RESERVED | R/W | 0h | Reserved |
18 | GPIO242 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
17 | GPIO241 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
16 | GPIO240 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
15 | GPIO239 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
14 | GPIO238 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
13 | GPIO237 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
12 | GPIO236 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
11 | GPIO235 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
10 | GPIO234 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
9 | GPIO233 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
8 | GPIO232 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
7 | GPIO231 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
6 | GPIO230 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
5 | GPIO229 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
4 | GPIO228 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
3 | GPIO227 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
2 | GPIO226 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
1 | GPIO225 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
0 | GPIO224 | R/W | 0h | Output Open-Drain control for this pin Reset type: SYSRSn |
GPHAMSEL is shown in Figure 10-79 and described in Table 10-89.
Return to the Summary Table.
GPIO H Analog Mode Select register (GPIO224 to GPIO255)
Selects between digital and analog functionality for GPIO pins.
0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers
1: The analog function of the pin is enabled and the pin is capable of analog functions
Reading the register returns the current value of the register setting.
Note:
[1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, t
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 1h | Reserved |
30 | RESERVED | R/W | 1h | Reserved |
29 | GPIO253 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
28 | GPIO252 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
27 | GPIO251 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
26 | RESERVED | R/W | 1h | Reserved |
25 | GPIO249 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
24 | GPIO248 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
23 | GPIO247 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
22 | RESERVED | R/W | 1h | Reserved |
21 | GPIO245 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
20 | GPIO244 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
19 | RESERVED | R/W | 1h | Reserved |
18 | GPIO242 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
17 | GPIO241 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
16 | GPIO240 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
15 | GPIO239 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
14 | GPIO238 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
13 | GPIO237 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
12 | GPIO236 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
11 | GPIO235 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
10 | GPIO234 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
9 | GPIO233 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
8 | GPIO232 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
7 | GPIO231 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
6 | GPIO230 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
5 | GPIO229 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
4 | GPIO228 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
3 | GPIO227 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
2 | GPIO226 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
1 | GPIO225 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
0 | GPIO224 | R/W | 1h | 0: The analog function of the pin is disabled and the pin is capable of digital functions as specified by the other GPIO configuration registers 1: The analog function of the pin is enabled and the pin is capable of analog functions Reading the register returns the current value of the register setting. Note: [1] This register and bits are only valid for GPIO signals that share analog function through a unified I/O pad. For all the IOs, the corresponding bits in these registers dont have any affect. Reset type: SYSRSn |
GPHGMUX1 is shown in Figure 10-80 and described in Table 10-90.
Return to the Summary Table.
GPIO H Peripheral Group Mux (GPIO224 to 239)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO235 | GPIO234 | GPIO233 | GPIO232 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO227 | GPIO226 | GPIO225 | GPIO224 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | GPIO239 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
29-28 | GPIO238 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
27-26 | GPIO237 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO236 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO235 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | GPIO234 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
19-18 | GPIO233 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO232 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO231 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | GPIO230 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
11-10 | GPIO229 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO228 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | GPIO227 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
5-4 | GPIO226 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO225 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO224 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPHGMUX2 is shown in Figure 10-81 and described in Table 10-91.
Return to the Summary Table.
GPIO H Peripheral Group Mux (GPIO240 to 255)
Defines pin-muxing selection for GPIO.
Notes:
[1]For complete pin-mux selection on GPIOx, GPAMUXy.GPIOx configuration is also required.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO251 | RESERVED | GPIO249 | GPIO248 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO242 | GPIO241 | GPIO240 | ||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-30 | RESERVED | R/W | 0h | Reserved |
29-28 | RESERVED | R/W | 0h | Reserved |
27-26 | GPIO253 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
25-24 | GPIO252 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
23-22 | GPIO251 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
21-20 | RESERVED | R/W | 0h | Reserved |
19-18 | GPIO249 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
17-16 | GPIO248 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
15-14 | GPIO247 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
13-12 | RESERVED | R/W | 0h | Reserved |
11-10 | GPIO245 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
9-8 | GPIO244 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
7-6 | RESERVED | R/W | 0h | Reserved |
5-4 | GPIO242 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
3-2 | GPIO241 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
1-0 | GPIO240 | R/W | 0h | Defines pin-muxing selection for GPIO Reset type: SYSRSn |
GPHCSEL1 is shown in Figure 10-82 and described in Table 10-92.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO227 | GPIO226 | GPIO225 | GPIO224 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO231 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO230 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO229 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO228 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO227 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO226 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO225 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO224 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPHCSEL2 is shown in Figure 10-83 and described in Table 10-93.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO235 | GPIO234 | GPIO233 | GPIO232 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO239 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | GPIO238 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
23-20 | GPIO237 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO236 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO235 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | GPIO234 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO233 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO232 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPHCSEL3 is shown in Figure 10-84 and described in Table 10-94.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO242 | GPIO241 | GPIO240 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | GPIO247 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
27-24 | RESERVED | R/W | 0h | Reserved |
23-20 | GPIO245 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO244 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | RESERVED | R/W | 0h | Reserved |
11-8 | GPIO242 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
7-4 | GPIO241 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO240 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPHCSEL4 is shown in Figure 10-85 and described in Table 10-95.
Return to the Summary Table.
Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin
0000: CPU1 selected
0001: CPU1.CLA1 selected
0010: CPU2 selected (Reserved)
0011: CPU2.CLA1 selected (Reserved)
0100: CM selected (Reserved)
0101: HIC selected (Reserved)
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | GPIO253 | GPIO252 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO251 | RESERVED | GPIO249 | GPIO248 | ||||||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-28 | RESERVED | R/W | 0h | Reserved |
27-24 | RESERVED | R/W | 0h | Reserved |
23-20 | GPIO253 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
19-16 | GPIO252 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
15-12 | GPIO251 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
11-8 | RESERVED | R/W | 0h | Reserved |
7-4 | GPIO249 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
3-0 | GPIO248 | R/W | 0h | Selects which controller's GPIODAT/SET/CLEAR/TOGGLE registers control this GPIO pin Reset type: SYSRSn |
GPHLOCK is shown in Figure 10-86 and described in Table 10-96.
Return to the Summary Table.
GPIO H Lock Configuration Register (GPIO224 to 255)
GPIO Configuration Lock for GPIO.
0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed
1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | GPIO253 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
28 | GPIO252 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
27 | GPIO251 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
26 | RESERVED | R/W | 0h | Reserved |
25 | GPIO249 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
24 | GPIO248 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
23 | GPIO247 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
22 | RESERVED | R/W | 0h | Reserved |
21 | GPIO245 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
20 | GPIO244 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
19 | RESERVED | R/W | 0h | Reserved |
18 | GPIO242 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
17 | GPIO241 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
16 | GPIO240 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
15 | GPIO239 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
14 | GPIO238 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
13 | GPIO237 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
12 | GPIO236 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
11 | GPIO235 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
10 | GPIO234 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
9 | GPIO233 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
8 | GPIO232 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
7 | GPIO231 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
6 | GPIO230 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
5 | GPIO229 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
4 | GPIO228 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
3 | GPIO227 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
2 | GPIO226 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
1 | GPIO225 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
0 | GPIO224 | R/W | 0h | 1: Locks changes to the bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx registers which control the same pin 0: Bits in GPyMUX1, GPyMUX2, GPyDIR, GPyINV, GPyODR, GPyAMSEL, GPyGMUX1, GPyGMUX2 and GPyCSELx register which control the same pin can be changed Reset type: SYSRSn |
GPHCR is shown in Figure 10-87 and described in Table 10-97.
Return to the Summary Table.
GPIO H Lock Commit Register (GPIO224 to 255)
GPIO Configuration Lock Commit for GPIO:
1: Locks changes to the bit in GPyLOCK register which controls the same pin
0: Bit in the GPyLOCK register which controls the same pin can be changed
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | GPIO252 | GPIO251 | RESERVED | GPIO249 | GPIO248 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | GPIO245 | GPIO244 | RESERVED | GPIO242 | GPIO241 | GPIO240 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
GPIO239 | GPIO238 | GPIO237 | GPIO236 | GPIO235 | GPIO234 | GPIO233 | GPIO232 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
GPIO231 | GPIO230 | GPIO229 | GPIO228 | GPIO227 | GPIO226 | GPIO225 | GPIO224 |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/WSonce | 0h | Reserved |
30 | RESERVED | R/WSonce | 0h | Reserved |
29 | GPIO253 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
28 | GPIO252 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
27 | GPIO251 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
26 | RESERVED | R/WSonce | 0h | Reserved |
25 | GPIO249 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
24 | GPIO248 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
23 | GPIO247 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
22 | RESERVED | R/WSonce | 0h | Reserved |
21 | GPIO245 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
20 | GPIO244 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
19 | RESERVED | R/WSonce | 0h | Reserved |
18 | GPIO242 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
17 | GPIO241 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
16 | GPIO240 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
15 | GPIO239 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
14 | GPIO238 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
13 | GPIO237 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
12 | GPIO236 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
11 | GPIO235 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
10 | GPIO234 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
9 | GPIO233 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
8 | GPIO232 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
7 | GPIO231 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
6 | GPIO230 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
5 | GPIO229 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
4 | GPIO228 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
3 | GPIO227 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
2 | GPIO226 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
1 | GPIO225 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |
0 | GPIO224 | R/WSonce | 0h | 1: Locks changes to the bit in GPyLOCK register which controls the same pin 0: Bit in the GPyLOCK register which controls the same pin can be changed Reset type: SYSRSn |