SPRUJ53B April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
The following analog subsystem block diagrams show the connections between the different integrated analog modules to the device pins. These pins fall into two categories: analog module inputs/outputs and reference pins.
The reference pin, VREFHI can be used to supply an external voltage reference to all ADCs. An internal voltage reference is available and connects to VREFHI.
Some analog pins support digital functionality through muxed AIOs and AGPIOs. AIOs only support digital input functionality, while AGPIOs support full digital input and output functionality.
The following notes apply to all packages:
Input connections to the CMPSS modules are selectable through a programmable input mux. Figure 14-3 demonstrates the connection between the input MUX of CMPSS modules, PGA modules, and ADC modules. Table 14-1 shows the mapping of ADC input signals and PGA input and output signals to CMPSS mux inputs.
CMPSSx Input MUX | CMP1 | CMP2 | CMP3 | CMP4 |
---|---|---|---|---|
HP0 | A2, B6, C9, PGA1_INP | A4, B8 | B2,C6, E12 | B4, C8 |
HP1 | A11, B10, C0, PGA2_OUT | A12 | B12, C2, PGA2_INM | A7, C3, D12, B30, E30, |
HP2 | A6, D14, E14(3) | A9 | A0, B15, C15, DACA_OUT | C1, E11, PGA3_INP |
HP3 | A15(2) | A10, B1, C10 | B3, PGA2_INP | C14 |
B0, C11(1) | ||||
HP4 | A1, B7, D11, CMPSS1_DACL | A14, B14, C4, PGA1_OUT | A8 | |
B0, C11(2) | ||||
HP5 | B5, D15, E15(4) | A5(1) | A3 | B11, D16, E16(4) |
HP6 | PGA1_OUT_INT | PGA3_OUT_INT | PGA2_OUT_INT | |
HP7 | TEMP SENSOR | |||
HN0 | A15(2) | A10, B1, C10 | B3, PGA2_INP | C14 |
HN1 | A11, B10, C0, PGA2_OUT | A12 | B12, C2, PGA2_INM | A7, B30, C3, D12, E30 |
LP0 | A2, B6, C9, PGA1_INP | A4, B8 | B2, C6, E12 | B4, C8 |
LP1 | A11, B10, C0, PGA2_OUT | A12 | B12, C2, PGA2_INM | A7, B30, C3, D12, E30 |
LP2 | A6, D14, E14(3) | A9 | A0, B15, C15, DACA_OUT | C1, E11, PGA3_INP |
LP3 | A15(2) | A10, B1, C10 | B3, PGA2_INP | C14 |
B0, C11(1) | ||||
LP4 | A1, B7, D11, CMPSS1_DACL | A14, B14, C4, PGA1_OUT | A8 | |
B0, C11(2) | ||||
LP5 | B5, D15, E15(4) | A5(1) | A3 | B11, D16, E16(4) |
LP6 | PGA1_OUT_INT | PGA3_OUT_INT | PGA2_OUT_INT | |
LN0 | A15 | A10, B1, C10 | B3, PGA2_INP | C14 |
LN1 | A11, B10, C0, PGA2_OUT | A12 | B12, C2, PGA2_INM | A7, C3, D12, B30,E30 |