SPRUJ53B April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
Table 3-3 shows the PIE group and channel assignments for each peripheral interrupt. Each row is a group, and each column is a channel within that group. When multiple interrupts are pending, the lowest-numbered channel is the lowest-numbered group is serviced first. Thus, the interrupts at the top of the table have the highest priority, and the interrupts at the bottom have the lowest priority.
INTx.1 | INTx.2 | INTx.3 | INTx.4 | INTx.5 | INTx.6 | INTx.7 | INTx.8 | INTx.9 | INTx.10 | INTx.11 | INTx.12 | INTx.13 | INTx.14 | INTx.15 | INTx.16 | |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
INT1.y | ADCA1 | ADCB1 | ADCC1 | XINT1 | XINT2 | SYS_ERR | TIMER0 | WAKE | ADCD1 | ADCE1 | ||||||
INT2.y | EPWM1_TZ | EPWM2_TZ | EPWM3_TZ | EPWM4_TZ | EPWM5_TZ | EPWM6_TZ | EPWM7_TZ | EPWM8_TZ | EPWM9_TZ | EPWM10_TZ | EPWM11_TZ | EPWM12_TZ | ||||
INT3.y | EPWM1 | EPWM2 | EPWM3 | EPWM4 | EPWM5 | EPWM6 | EPWM7 | EPWM8 | EPWM9 | EPWM10 | EPWM11 | EPWM12 | ||||
INT4.y | ECAP1 | ECAP2 | ||||||||||||||
INT5.y | EQEP1 | EQEP2 | EQEP3 | CLB1 | CLB2 | |||||||||||
INT6.y | SPIA_RX | SPIA_TX | SPIB_RX | SPIB_TX | DCC0 | DCC1 | ||||||||||
INT7.y | DMA_CH1 | DMA_CH2 | DMA_CH3 | DMA_CH4 | DMA_CH5 | DMA_CH6 | PMBUSA | FSITXA_INT1 | FSITXA_INT2 | FSIRXA_INT1 | FSIRXA_INT2 | |||||
INT8.y | I2CA | I2CA_FIFO | I2CB | I2CB_FIFO | SCIC_RX | SCIC_TX | LINA_0 | LINA_1 | ||||||||
INT9.y | SCIA_RX | SCIA_TX | SCIB_RX | SCIB_TX | MCANASS0 | MCANASS1 | MCANBSS0 | MCANBSS1 | MCANBSS_ECC_CORR_PLS | MCANBSS_WAKE_AND_TS_PLS | USB | NPU | ||||
INT10.y | ADCA_EVT | ADCA2 | ADCA3 | ADCA4 | ADCB_EVT | ADCB2 | ADCB3 | ADCB4 | ADCC_EVT | ADCC2 | ADCC3 | ADCC4 | ADCD_EVT | ADCD2 | ADCD3 | ADCD4 |
INT11.y | CLA1_1 | CLA1_2 | CLA1_3 | CLA1_4 | CLA1_5 | CLA1_6 | CLA1_7 | CLA1_8 | ADCE_EVT | ADCE2 | ADCE3 | ADCE4 | ||||
INT12.y | XINT3 | XINT4 | XINT5 | FLSS_INT | MCANASS_WAKE_AND_TS_PLS | MCANASS_ECC_CORR_PLS | AES_INT |