SPRUJ53B April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
The data on SDA must be stable during the high period of the clock (see Figure 26-5). The high or low state of the data line, SDA, must change only when the clock signal on SCL is low.