SPRUJ53B April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
Each CLB output signal passes through an external multiplexer that intersects a specific peripheral signal, see Figure 30-10. The output of the multiplexer is connected to the destination of the original peripheral signal and the default multiplexer setting is that the peripheral signal is passed through. The multiplexer is controlled by bit[n] in the CLB output enable register CLB_OUT_EN.
For example, if the CLB1 OUT0 must override the EPWM1A signal, the OUPTUT ENABLE bit for OUT0 must be set to 1.
Table 30-4 shows the allocation of peripheral signals and the CLB outputs.
CLB Output Signal | Instance | Destination Group | Destination Signal |
---|---|---|---|
CLB1_OUT0 | CLB1 | HRPWM1 | HRPWM1A |
CLB1_OUT1 | CLB1 | HRPWM1 | HRPWM1A_OE |
CLB1_OUT2 | CLB1 | HRPWM1 | HRPWM1B |
CLB1_OUT3 | CLB1 | HRPWM1 | HRPWM1B_OE |
CLB1_OUT4 | CLB1 | EPWM1 | EPWM1A_AQ |
CLB1_OUT5 | CLB1 | EPWM1 | EPWM1B_AQ |
CLB1_OUT6 | CLB1 | EPWM1 | EPWM1A_DB |
CLB1_OUT7 | CLB1 | EPWM1 | EPWM1B_DB |
CLB1_OUT8 | CLB1 | EQEP1 | EQEP1_QCLK |
CLB1_OUT9 | CLB1 | EQEP1 | EQEP1_QDIR |
CLB1_OUT10 | CLB1 | ||
CLB1_OUT11 | CLB1 | ||
CLB1_OUT12 | CLB1 | All XBAR | G1.2 |
CLB1_OUT13 | CLB1 | All XBAR | G3.2 |
CLB1_OUT14 | CLB1 | ECAP1, | ECAP1IN16, ECAP2IN18 |
CLB1_OUT15 | CLB1 | ECAP1, | ECAP1IN17, ECAP2IN19 |
CLB1_OUT16 | CLB1 | Global Mux | |
CLB1_OUT17 | CLB1 | Global Mux | |
CLB1_OUT18 | CLB1 | Global Mux | |
CLB1_OUT19 | CLB1 | Global Mux | |
CLB1_OUT20 | CLB1 | Global Mux | |
CLB1_OUT21 | CLB1 | SPIA,Global Mux | SPIA_PT_OUT |
CLB1_OUT22 | CLB1 | SPIA,Global Mux | SPIA_PICO_OUT |
CLB1_OUT23 | CLB1 | SPIA,Global Mux | SPIA_POCI_OUT |
CLB1_OUT24 | CLB1 | SPIA | SPIA_CLK_IN |
CLB1_OUT25 | CLB1 | SPIA | SPIA_PICO_IN |
CLB1_OUT26 | CLB1 | SPIA | SPIA_PTE_IN |
CLB1_OUT27 | CLB1 | SCIA | SCIA_RX |
CLB1_OUT28 | CLB1 | ECAP1 | ECAP1_OUT_EN |
CLB1_OUT29 | CLB1 | ECAP1 | ECAP1_OUT |
CLB1_OUT30 | CLB1 | FSITXA | EXT_TRIG_40, PING_TRIG_40 |
CLB1_OUT31 | CLB1 | FSITXA | EXT_TRIG_41, PING_TRIG_41 |
CLB2_OUT0 | CLB2 | HRPWM2 | HRPWM2A |
CLB2_OUT1 | CLB2 | HRPWM2 | HRPWM2A_OE |
CLB2_OUT2 | CLB2 | HRPWM2 | HRPWM2B |
CLB2_OUT3 | CLB2 | HRPWM2 | HRPWM2B_OE |
CLB2_OUT4 | CLB2 | EPWM2 | EPWM2A_AQ |
CLB2_OUT5 | CLB2 | EPWM2 | EPWM2B_AQ |
CLB2_OUT6 | CLB2 | EPWM2 | EPWM2A_DB |
CLB2_OUT7 | CLB2 | EPWM2 | EPWM2B_DB |
CLB2_OUT8 | CLB2 | EQEP2 | EQEP2_QCLK |
CLB2_OUT9 | CLB2 | EQEP2 | EQEP2_QDIR |
CLB2_OUT10 | CLB2 | EQEP2 | EQEP2_QB |
CLB2_OUT11 | CLB2 | EQEP2 | EQEP2_QA |
CLB2_OUT12 | CLB2 | All XBAR | G5.2 |
CLB2_OUT13 | CLB2 | All XBAR | G7.2 |
CLB2_OUT14 | CLB2 | ECAP1, | ECAP1IN18, ECAP2IN16 |
CLB2_OUT15 | CLB2 | ECAP1, | ECAP1IN19, ECAP2IN17 |
CLB2_OUT16 | CLB2 | Global Mux | |
CLB2_OUT17 | CLB2 | Global Mux | |
CLB2_OUT18 | CLB2 | Global Mux | |
CLB2_OUT19 | CLB2 | Global Mux | |
CLB2_OUT20 | CLB2 | Global Mux | |
CLB2_OUT21 | CLB2 | SPIB,Global Mux | SPIB_PTE_OUT |
CLB2_OUT22 | CLB2 | SPIB,Global Mux | SPIB_PICO_OUT |
CLB2_OUT23 | CLB2 | SPIB,Global Mux | SPIB_POCI_OUT |
CLB2_OUT24 | CLB2 | SPIB | SPIB_CLK_IN |
CLB2_OUT25 | CLB2 | SPIB | SPIB_PICO_IN |
CLB2_OUT26 | CLB2 | SPIB | SPIB_PTE_IN |
CLB2_OUT27 | CLB2 | SCIB | SCIB_RX |
CLB2_OUT28 | CLB2 | ECAP2 | ECAP2_OUT_EN |
CLB2_OUT29 | CLB2 | ECAP2 | ECAP2_OUT |
CLB2_OUT30 | CLB2 | FSITXA | EXT_TRIG_42, PING_TRIG_42 |
CLB2_OUT31 | CLB2 | FSITXA | EXT_TRIG_43, PING_TRIG_43 |