SPRUJ59A April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
The PLL blocks of F28003x and F28P55x devices are the same, however the maximum PLL Raw Clock for F28P55x is higher to accommodate the SYSCLK frequency requirement of F28P55x. Table 3-4 lists the PLL features for both devices for comparison. for more information, consult the TMS320F28P55x microcontrollers technical reference manual.
Feature | F28003x | F28P55x |
---|---|---|
Max CPU Clock | 120 MHz | 150 MHz |
VCO Range | 220 - 600 MHz | 220 - 600 MHz |
PLL Raw Clock Range | 6 - 240 MHz | 6- 300 MHz |
X1 Input Range (PLL enable) | 2 - 25 MHz | 2 - 25 MHz |
REFCLK Divider | Yes [1..32] | Yes [1..32] |
PLL Slip Detect | No (use DCC) | No (use DCC) |
Fractional PLLMULT | No | No |