SPRUJ66A February 2023 – December 2023
The Clock architecture of AM62A-Low Power SK EVM is shown below.
A clock generator of part number LMK1C1104PWR is used to drive the 25MHz clock to the SOC, two Ethernet PHYs & CSI Camera devices. LMK1C1104PWR is a 1:4 LVCMOS clock buffer, which takes the 25MHz crystal/LVCMOS referenceinput and provides four 25MHz LVCMOS clock outputs. The source for the clock buffer shall be either the CLKOUT0 pin from the SOC or a 25MHz oscillator, the selection of which is made using a set of resistors. By default, an oscillator is used as an input to the clock buffer on the AM62A-Low Power SK EVM. Output Y1 and Y2 of the clock buffer are used as reference clock inputs for the two Gigabit Ethernet PHYs. Output Y3 of the clock buffer is used as a reference clock input for CSI Camera interface.
There is one external crystal (32.768 KHz) attached to the AM62A SOC to provide clock to its WKUP domain.