This version of the AM263Px has 11 different
headers. For the locations of each header, refer to Section 2.1. The signal details for each header pin is detailed below.
- PMIC Headers
- For more information about the PMIC,
refer to Table 2-6.
Table 2-6 PMIC
Designator |
Pin 1 |
Pin 2 |
Pin 3 |
J2 |
VCC_PLDO2 |
NC |
DGND |
J3 |
VCC_PLDO1 |
NC |
DGND |
J20 |
VMAIN_12V0 |
PMIC_WKUP1 |
N/A |
J21 |
TCAN_WAKE |
DGND |
N/A |
- Test Automation Bootmode Control Header
- For more information about the Test
Automation Header, refer to Table 2-7.
Table 2-7 Test Automation Header
Designator |
Pin 1 |
Pin 2 |
J12 |
TA_GPIO3 |
DGND |
- MCAN Header
- For more information about the MCAN
interface, refer to Table 2-8.
Table 2-8 MCAN Header
Designator |
Pin 1 |
Pin 2 |
Pin 3 |
J5 |
MCAN4_CAN_H |
DGND |
MCAN4_CAN_L |
J21 |
TCAN_WAKE |
DGND |
N/A |
J22 |
PMIC_WKUP2 |
MCAN INH |
N/A |
- FSI Header
- For more information about the FSI
Interface, refer to Table 2-9.
Table 2-9 FSI Header
Designator |
Pin 1 |
Pin 2 |
Pin 3 |
Pin 4 |
Pin 5 |
Pin 6 |
Pin 7 |
Pin 8 |
Pin 9 |
Pin 10 |
J6 |
FSIRX2_CLK |
FSITX2_CLK |
DGND |
DGND |
FSIRX2_DATA0 |
FSITX2_DATA0 |
FSIRX2_DATA1 |
FSITX2_DATA1 |
DGND |
VSYS_3V3A |
- PRU-ICSS IEP Headers
- For more information about the
PRU-ICSS, refer to Table 2-10.
Table 2-10 PRU-ICSS IEP Headers
Designator |
Pin 1 |
Pin 2 |
J19 |
PR0_IEP0_EDIO_DATA_IN_OUT_31 |
DGND |
J18 |
PR0_IEP0_EDC_SYNC_OUT1 |
DGND |
J17 |
PR0_IEP0_EDIO_DATA_IN_OUT_30 |
DGND |
J16 |
PR0_IEP0_EDC_SYNC_OUT0 |
DGND |
- LIN Headers
- For more information about the LIN
interface, refer to Table 2-11.
Table 2-11 LIN Headers
Designator |
Pin 1 |
Pin 2 |
Pin 3 |
J10 |
VLIN |
LIN |
DGND |
J9 |
VBAT_LIN |
DGND |
N/A |