SPRZ193T January 2003 – December 2023 SM320F2812 , SM320F2812-EP , SMJ320F2812 , TMS320F2810 , TMS320F2810-Q1 , TMS320F2811 , TMS320F2811-Q1 , TMS320F2812 , TMS320F2812-Q1
ADC: Device Has Higher Gain Error Than the Design Goal of 1% FSR on All of the B0−B7 Channels
0 and A
The device has a higher gain error than the design goal of 1% FSR on all of the B0−B7 channels. The gain error varies across channels A0−A7 and B0−B7.
Based on the current data obtained on B group channels, all B group channels show a uniform gain error as high as 2 to 3%.
The channel-to-channel gain error data across channels are listed in Table 5-4. This should help in calibrating in software or hardware. This was fixed in Revision B silicon.
ADC CHANNELS | A0 | A1 | A2 | A3 | A4 | A5 | A6 | A7 | B0 | B1 | B2 | B3 | B4 | B5 | B6 | B7 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Gain Error in % | 0.20 | 0.18 | 0.52 | 0.53 | 0.53 | 0.55 | 0.54 | 0.54 | 2.92 | 2.92 | 2.92 | 2.93 | 2.93 | 2.93 | 2.93 | 2.97 |
Offset in LSB Counts | 14.80 | 15.64 | 4.86 | 9.82 | 5.82 | –14.57 | –13.98 | –31.78 | 20.94 | 21.98 | 22.48 | 23.39 | 22.39 | 23.14 | 23.64 | 24.91 |
The data provided are typical values only. These values are obtained from bench characterization at room temperature on a few devices.
TMX samples are not fully screened for all ADC parameters. If there are devices that have worse performance than suggested issues/values, it is recommended that the part be replaced.