SPRZ580 December   2024 AM62D-Q1

 

  1.   1
  2. 1Usage Notes and Advisories Matrices
    1. 1.1 Devices Supported
  3. 2Silicon Usage Notes and Advisories
    1. 2.1 Silicon Usage Notes
      1.      i2351
      2.      i2372
    2. 2.2 Silicon Advisories
      1.      i2049
      2.      i2062
      3.      i2134
      4.      i2189
      5.      i2196
      6.      i2199
      7.      i2208
      8.      i2249
      9.      i2278
      10.      i2279
      11.      i2310
      12.      i2311
      13.      i2312
      14.      i2366
      15.      i2371
      16.      i2120
      17.      i2137
      18.      i2253
      19.      i2383
      20.      i2401
      21.      i2407
      22.      i2409
      23.      i2410
      24.      i2376
      25.      i2399
      26.      i2413
      27.      i2414
      28.      i2417
      29.      i2419
      30.      i2420
      31.      i2421
      32.      i2422
      33.      i2423
      34.      i2431
      35.      i2435
  4.   Trademarks
  5.   Revision History

i2249

OSPI: Internal PHY Loopback and Internal Pad Loopback clocking modes with DDR timing inoperable

Details

The OSPI Internal PHY Loopback mode and Internal Pad Loopback mode uses “launch edge as capture edge” (same edge capture, or 0-cycle timing).

The programmable receive delay line (Rx PDL) is used to compensate for the round trip delay (Tx clock to Flash device, Flash clock to output and Flash data to Controller).

In the case of internal and IO loopback modes, the total delay of the Rx PDL is not sufficient to compensate for the round trip delay, and thus these modes cannot be used.

The table below describes the recommended clocking topologies in the OSPI controller. All other modes not described here are affected by the advisory in DDR mode and are not recommended clocking topologies.

Table 2-1 OSPI Clocking Topologies
Clocking Mode Terminology CONFIG_REG.PHY_MODE_ENABLE READ_DATA_CAPTURE.BYPASS READ_DATA_CAPTURE.DQS_EN Board implementation
No Loopback, no PHY 0 (PHY disabled) 1 (disable adapted loopback clock) X None. Relying on internal clock. Max freq 50MHz.
External Board Loopback with PHY 1 (PHY enabled) 0 (enable adapted loopback clock) 0 (DQS disabled) External Board Loopback (OSPI_LOOPBACK_CLK_SEL = 0)
DQS with PHY 1 (PHY enabled) X (DQS enable has priority) 1 (DQS enabled) Memory strobe connected to SOC DQS pin

Workaround

None. Please use one of the unaffected clocking modes based on the table in the description