SWRA574B October 2017 – February 2020 AWR1243 , AWR2243
The master reference clock for the system is 40 MHz clock. Typically Master chip generates this clock and distributes to Salve chips. Alternatively, an external source can supply clock to both Master and Slave chips. There is no phase/delay matching requirements on this clock. The Phase Noise requirement is very important when 40 MHz clock is fed externally.