SWRZ102C November   2021  – December 2024 AWR2944

PRODUCTION DATA  

  1.   1
  2. 1Introduction
  3. 2Device Nomenclature
  4. 3Device Markings
  5. 4Advisory to Silicon Variant / Revision Map
  6. 5Known Design Exceptions to Functional Specifications
    1.     MSS#25
    2.     MSS#27
    3.     MSS#28
    4.     MSS#29
    5.     MSS#30
    6.     MSS#33
    7.     MSS#40
    8. 5.1  MSS#46
    9. 5.2  MSS#48
    10. 5.3  MSS#49
    11. 5.4  MSS#52
    12. 5.5  MSS#53
    13. 5.6  MSS#54
    14. 5.7  MSS#55
    15. 5.8  MSS#56
    16. 5.9  MSS#57
    17. 5.10 MSS#58
    18. 5.11 MSS#59
    19. 5.12 MSS#60
    20. 5.13 MSS#61
    21. 5.14 MSS#62
    22.     MSS#66
    23. 5.15 MSS#67
    24. 5.16 ANA#12A
    25.     ANA#32A
    26.     ANA#33A
    27.     ANA#34A
    28.     ANA#35A
    29.     ANA#36
    30.     ANA#37A
    31.     ANA#38A
    32.     ANA#39
    33.     ANA#43
    34.     ANA#44
    35.     ANA#45
    36.     ANA#46
    37.     ANA#47
  7.   Trademarks
  8.   Revision History

Advisory to Silicon Variant / Revision Map

Table 4-1 Advisory to Silicon Variant / Revision Map
ADVISORY NUMBERADVISORY TITLEAWR294x
ES1.0ES2.0
MAIN SUBSYSTEM
MSS#25Debugger May Display Unpredictable Data in the Memory Browser Window if a System Reset OccursXX
MSS#27MibSPI in Peripheral Mode in 3- or 4-Pin Communication Transmits Data Incorrectly for Slow SPICLK Frequencies and for Clock Phase = 1XX
MSS#28A Data Length Error is Generated Repeatedly in Peripheral Mode When IO Loopback is EnabledXX
MSS#29Spurious RX DMA REQ From a Peripheral Mode MibSPIXX
MSS#30MibSPI RX RAM RXEMPTY Bit Does Not Get Cleared After ReadingXX
MSS#33MibSPI RAM ECC is Not Read Correctly in DIAG ModeXX
MSS#40Any EDMA Transfer That Spans ACCEL_MEM1 +ACCEL_MEM2 Memories of Hardware Accelerator May Result In Data Corruption Without Any Notification Of Error From The SoCXX
MSS#46Hardware Accelerator (HWA) Sniffers as a part of the Measurement Data output (MDO) interface are not operational.X
MSS#48Measurement Data Output (MDO) software marker inserted at FIFO threshold location other than for Sniffer 0 is not sent out and is bound to get missedX
MSS#49Issues seen in potential interoperability with receiver supporting only Strict Alignment User Flow Control Stripping during Overflow message transmission in Aurora 64B/66B ProtocolXX
MSS#52DSS L2 Parity Issue: When DSP sends out an access beyond configured memory sizeXX
MSS#53Incorrect behavior seen when context switch happens in the last parameter-set in HWA 2.0X
MSS#54Aurora TX UDP size<=4 is invalidXX
MSS#55PMIC CLKOUT dithering in chirp-to-chirp staircase mode not supportedXX
MSS#56CR4 STC Boot Monitor Failure X
MSS#57Loss of data observed on Flush/Marker or completion of packet over MDO interface. XX
MSS#58 ePWM: Glitch during Chopper mode of operationXX
MSS#59 CRC: CRC 8-bit data width and CRC8-SAE-J1850 and CRC8-H2F possible use in CAN module is not supportedXX

MSS#60

Mismatch in Read and Write address for 6-internal registers of PCR

X

X

MSS#61 Data aborts seen while access made to last 24 bytes of the configured MPU region and cache is enabledXX

MSS#62

HWA hangs when using back to back FFT3X paramsets

X

X

MSS#66

Potential system hang when Cortex R5 AXI Initiator Port across subsystem boundaries.XX

MSS#67

Hangup during multiple read access to MCRC

X

X

ANALOG / MILLIMETER WAVE
ANA#12ASecond Harmonic (HD2) Present in the Receiver XX
ANA#32AHigh inter-TX gain and phase mismatch drift over temperatureX
ANA#33AHigh inter-RX gain and phase mismatch drift over temperatureX
ANA#34ALow inter-TX isolation between adjacent channels (TX1/TX2 or TX3/TX4)X
ANA#35ALow inter-RX isolation between adjacent channels (RX1/RX2 or RX3/RX4)XX
ANA#36TX4 phase shifter DAC monitor and fault injection not functionalX
ANA#37AHigh RX gain droop across LO frequencyXX
ANA#38Return loss on RX pins not meeting the -10dB S11 targetX
ANA#39HPF cutoff frequency 2800kHz configuration can result in incorrect RX IFA gains and filter corner frequenciesXX
ANA#43Errors seen in Synthesizer Frequency Live monitorXX
ANA#44In 3.3V IO mode, back power is observed on the 1.8V rail from 3.3V rail XX
ANA#45Spurs Caused due to Digital Activity XX
ANA#46Spurs caused due to data transfer activityXX
ANA#47RX Spurs observed across RXs in Idle Channel ScenarioXX