SWRZ116 February   2022 CC2652RSIP

PRODUCTION DATA  

  1.   Abstract
  2.   Trademarks
  3. 1Advisories Matrix
  4. 2Nomenclature, Package Symbolization, and Revision Identification
    1. 2.1 Device and Development Support-Tool Nomenclature
    2. 2.2 Devices Supported
    3. 2.3 Package Symbolization and Revision Identification
  5. 3Advisories
    1.     Power_03
    2.     PKA_01
    3.     PKA_02
    4.     I2C_01
    5.     I2S_01
    6.     CPU_01
    7.     CPU_02
    8.     CPU_03
    9.     CPU_Sys_01
    10.     Sys_01
    11. 3.1 Sys_05
    12.     SYSCTRL_01
    13.     SRAM_01
    14.     GPTM_01
    15.     ADC_02
    16.     ADC_03
    17.     ADC_04
    18.     ADC_05
  6. 4Revision History

Sys_05

Elevated power-on-reset (POR) threshold voltage at low temperatures

Revisions Affected

Revision F

Details

When powering up the device from 0 V at temperatures < 0°C, the power-on-reset (POR) circuit may not release reset until VDDS reaches 2.3 V, and not at 1.8 V as intended. After POR has released the reset, an affected device will continue to operate at voltages down to 1.8 V.

This behavior is only observed during power up and does not occur when the device is subjected to an external pin reset, wake-up from shutdown, or watchdog reset.

The occurrence is rare and is only observed on very few devices.

Workaround

Workaround 1: Power-up the devices at VDDS > 2.3 V when operating at temperatures below 0°C.

or

Workaround 2: Power-up the device at VDDS < 2.3 V, trigger the Reset-pin from a host MCU or external circuitry.

In addition, when operating the device in external regulator mode, workaround 2 must be implemented. Please note that VDDS must not exceed 1.95 V in external regulator mode. This is applicable only to devices that have external regulator mode support.