SBASA14
May 2020
PCMD3180
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Simplified Block Diagram
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements: I2C Interface
6.7
Switching Characteristics: I2C Interface
6.8
Timing Requirements: SPI Interface
6.9
Switching Characteristics: SPI Interface
6.10
Timing Requirements: TDM, I2S or LJ Interface
6.11
Switching Characteristics: TDM, I2S or LJ Interface
6.12
Timing Requirements: PDM Digital Microphone Interface
6.13
Switching Characteristics: PDM Digial Microphone Interface
6.14
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Serial Interfaces
7.3.1.1
Control Serial Interfaces
7.3.1.2
Audio Serial Interfaces
7.3.1.2.1
Time Division Multiplexed Audio (TDM) Interface
7.3.1.2.2
Inter IC Sound (I2S) Interface
7.3.1.2.3
Left-Justified (LJ) Interface
7.3.1.3
Using Multiple Devices With Shared Buses
7.3.2
Phase-Locked Loop (PLL) and Clock Generation
7.3.3
Reference Voltage
7.3.4
Microphone Bias
7.3.5
Digital PDM Microphone Record Channel
7.3.6
Signal-Chain Processing
7.3.6.1
Programmable Digital Volume Control
7.3.6.2
Programmable Channel Gain Calibration
7.3.6.3
Programmable Channel Phase Calibration
7.3.6.4
Programmable Digital High-Pass Filter
7.3.6.5
Programmable Digital Biquad Filters
7.3.6.6
Programmable Channel Summer and Digital Mixer
7.3.6.7
Configurable Digital Decimation Filters
7.3.6.7.1
Linear Phase Filters
7.3.6.7.1.1
Sampling Rate: 8 kHz or 7.35 kHz
7.3.6.7.1.2
Sampling Rate: 16 kHz or 14.7 kHz
7.3.6.7.1.3
Sampling Rate: 24 kHz or 22.05 kHz
7.3.6.7.1.4
Sampling Rate: 32 kHz or 29.4 kHz
7.3.6.7.1.5
Sampling Rate: 48 kHz or 44.1 kHz
7.3.6.7.1.6
Sampling Rate: 96 kHz or 88.2 kHz
7.3.6.7.1.7
Sampling Rate: 192 kHz or 176.4 kHz
7.3.6.7.1.8
Sampling Rate: 384 kHz or 352.8 kHz
7.3.6.7.1.9
Sampling Rate 768 kHz or 705.6 kHz
7.3.6.7.2
Low-Latency Filters
7.3.6.7.2.1
Sampling Rate: 16 kHz or 14.7 kHz
7.3.6.7.2.2
Sampling Rate: 24 kHz or 22.05 kHz
7.3.6.7.2.3
Sampling Rate: 32 kHz or 29.4 kHz
7.3.6.7.2.4
Sampling Rate: 48 kHz or 44.1 kHz
7.3.6.7.2.5
Sampling Rate: 96 kHz or 88.2 kHz
7.3.6.7.2.6
Sampling Rate 192 kHz or 176.4 kHz
7.3.6.7.3
Ultra-Low-Latency Filters
7.3.6.7.3.1
Sampling Rate: 16 kHz or 14.7 kHz
7.3.6.7.3.2
Sampling Rate: 24 kHz or 22.05 kHz
7.3.6.7.3.3
Sampling Rate: 32 kHz or 29.4 kHz
7.3.6.7.3.4
Sampling Rate: 48 kHz or 44.1 kHz
7.3.6.7.3.5
Sampling Rate: 96 kHz or 88.2 kHz
7.3.6.7.3.6
Sampling Rate 192 kHz or 176.4 kHz
7.3.6.7.3.7
Sampling Rate 384 kHz or 352.8 kHz
7.3.7
Interrupts, Status, and Digital I/O Pin Multiplexing
7.4
Device Functional Modes
7.4.1
Hardware Shutdown
7.4.2
Sleep Mode or Software Shutdown
7.4.3
Active Mode
7.4.4
Software Reset
7.5
Programming
7.5.1
Control Serial Interfaces
7.5.1.1
I2C Control Interface
7.5.1.1.1
General I2C Operation
7.5.1.1.2
I2C Single-Byte and Multiple-Byte Transfers
7.5.1.1.2.1
I2C Single-Byte Write
7.5.1.1.2.2
I2C Multiple-Byte Write
7.5.1.1.2.3
I2C Single-Byte Read
7.5.1.1.2.4
I2C Multiple-Byte Read
7.5.1.2
SPI Control Interface
Table 1.
SPI Command Word
7.6
Register Maps
7.6.1
Device Configuration Registers
7.6.1.1
Register Summary Table Page=0x00
7.6.1.2
Register Descriptions
7.6.1.2.1
PAGE_CFG Register (page = 0x00, address = 0x00) [reset = 0h]
Table 45.
PAGE_CFG Register Field Descriptions
7.6.1.2.2
SW_RESET Register (page = 0x00, address = 0x01) [reset = 0h]
Table 46.
SW_RESET Register Field Descriptions
7.6.1.2.3
SLEEP_CFG Register (page = 0x00, address = 0x02) [reset = 0h]
Table 47.
SLEEP_CFG Register Field Descriptions
7.6.1.2.4
SHDN_CFG Register (page = 0x00, address = 0x05) [reset = 5h]
Table 48.
SHDN_CFG Register Field Descriptions
7.6.1.2.5
ASI_CFG0 Register (page = 0x00, address = 0x07) [reset = 30h]
Table 49.
ASI_CFG0 Register Field Descriptions
7.6.1.2.6
ASI_CFG1 Register (page = 0x00, address = 0x08) [reset = 0h]
Table 50.
ASI_CFG1 Register Field Descriptions
7.6.1.2.7
ASI_CFG2 Register (page = 0x00, address = 0x09) [reset = 0h]
Table 51.
ASI_CFG2 Register Field Descriptions
7.6.1.2.8
ASI_CH1 Register (page = 0x00, address = 0x0B) [reset = 0h]
Table 52.
ASI_CH1 Register Field Descriptions
7.6.1.2.9
ASI_CH2 Register (page = 0x00, address = 0x0C) [reset = 1h]
Table 53.
ASI_CH2 Register Field Descriptions
7.6.1.2.10
ASI_CH3 Register (page = 0x00, address = 0x0D) [reset = 2h]
Table 54.
ASI_CH3 Register Field Descriptions
7.6.1.2.11
ASI_CH4 Register (page = 0x00, address = 0x0E) [reset = 3h]
Table 55.
ASI_CH4 Register Field Descriptions
7.6.1.2.12
ASI_CH5 Register (page = 0x00, address = 0x0F) [reset = 4h]
Table 56.
ASI_CH5 Register Field Descriptions
7.6.1.2.13
ASI_CH6 Register (page = 0x00, address = 0x10) [reset = 5h]
Table 57.
ASI_CH6 Register Field Descriptions
7.6.1.2.14
ASI_CH7 Register (page = 0x00, address = 0x11) [reset = 6h]
Table 58.
ASI_CH7 Register Field Descriptions
7.6.1.2.15
ASI_CH8 Register (page = 0x00, address = 0x12) [reset = 7h]
Table 59.
ASI_CH8 Register Field Descriptions
7.6.1.2.16
MST_CFG0 Register (page = 0x00, address = 0x13) [reset = 2h]
Table 60.
MST_CFG0 Register Field Descriptions
7.6.1.2.17
MST_CFG1 Register (page = 0x00, address = 0x14) [reset = 48h]
Table 61.
MST_CFG1 Register Field Descriptions
7.6.1.2.18
ASI_STS Register (page = 0x00, address = 0x15) [reset = FFh]
Table 62.
ASI_STS Register Field Descriptions
7.6.1.2.19
CLK_SRC Register (page = 0x00, address = 0x16) [reset = 10h]
Table 63.
CLK_SRC Register Field Descriptions
7.6.1.2.20
PDMCLK_CFG Register (page = 0x00, address = 0x1F) [reset = 40h]
Table 64.
PDMCLK_CFG Register Field Descriptions
7.6.1.2.21
PDMIN_CFG Register (page = 0x00, address = 0x20) [reset = 0h]
Table 65.
PDMIN_CFG Register Field Descriptions
7.6.1.2.22
GPIO_CFG0 Register (page = 0x00, address = 0x21) [reset = 22h]
Table 66.
GPIO_CFG0 Register Field Descriptions
7.6.1.2.23
GPO_CFG0 Register (page = 0x00, address = 0x22) [reset = 0h]
Table 67.
GPO_CFG0 Register Field Descriptions
7.6.1.2.24
GPO_CFG1 Register (page = 0x00, address = 0x23) [reset = 0h]
Table 68.
GPO_CFG1 Register Field Descriptions
7.6.1.2.25
GPO_CFG2 Register (page = 0x00, address = 0x24) [reset = 0h]
Table 69.
GPO_CFG2 Register Field Descriptions
7.6.1.2.26
GPO_CFG3 Register (page = 0x00, address = 0x25) [reset = 0h]
Table 70.
GPO_CFG3 Register Field Descriptions
7.6.1.2.27
GPO_VAL Register (page = 0x00, address = 0x29) [reset = 0h]
Table 71.
GPO_VAL Register Field Descriptions
7.6.1.2.28
GPIO_MON Register (page = 0x00, address = 0x2A) [reset = 0h]
Table 72.
GPIO_MON Register Field Descriptions
7.6.1.2.29
GPI_CFG0 Register (page = 0x00, address = 0x2B) [reset = 0h]
Table 73.
GPI_CFG0 Register Field Descriptions
7.6.1.2.30
GPI_CFG1 Register (page = 0x00, address = 0x2C) [reset = 0h]
Table 74.
GPI_CFG1 Register Field Descriptions
7.6.1.2.31
GPI_MON Register (page = 0x00, address = 0x2F) [reset = 0h]
Table 75.
GPI_MON Register Field Descriptions
7.6.1.2.32
INT_CFG Register (page = 0x00, address = 0x32) [reset = 0h]
Table 76.
INT_CFG Register Field Descriptions
7.6.1.2.33
INT_MASK0 Register (page = 0x00, address = 0x33) [reset = FFh]
Table 77.
INT_MASK0 Register Field Descriptions
7.6.1.2.34
INT_LTCH0 Register (page = 0x00, address = 0x36) [reset = 0h]
Table 78.
INT_LTCH0 Register Field Descriptions
7.6.1.2.35
BIAS_CFG Register (page = 0x00, address = 0x3B) [reset = 0h]
Table 79.
BIAS_CFG Register Field Descriptions
7.6.1.2.36
CH1_CFG0 Register (page = 0x00, address = 0x3C) [reset = 0h]
Table 80.
CH1_CFG0 Register Field Descriptions
7.6.1.2.37
CH1_CFG2 Register (page = 0x00, address = 0x3E) [reset = C9h]
Table 81.
CH1_CFG2 Register Field Descriptions
7.6.1.2.38
CH1_CFG3 Register (page = 0x00, address = 0x3F) [reset = 80h]
Table 82.
CH1_CFG3 Register Field Descriptions
7.6.1.2.39
CH1_CFG4 Register (page = 0x00, address = 0x40) [reset = 0h]
Table 83.
CH1_CFG4 Register Field Descriptions
7.6.1.2.40
CH2_CFG0 Register (page = 0x00, address = 0x41) [reset = 0h]
Table 84.
CH2_CFG0 Register Field Descriptions
7.6.1.2.41
CH2_CFG2 Register (page = 0x00, address = 0x43) [reset = C9h]
Table 85.
CH2_CFG2 Register Field Descriptions
7.6.1.2.42
CH2_CFG3 Register (page = 0x00, address = 0x44) [reset = 80h]
Table 86.
CH2_CFG3 Register Field Descriptions
7.6.1.2.43
CH2_CFG4 Register (page = 0x00, address = 0x45) [reset = 0h]
Table 87.
CH2_CFG4 Register Field Descriptions
7.6.1.2.44
CH3_CFG0 Register (page = 0x00, address = 0x46) [reset = 0h]
Table 88.
CH3_CFG0 Register Field Descriptions
7.6.1.2.45
CH3_CFG2 Register (page = 0x00, address = 0x48) [reset = C9h]
Table 89.
CH3_CFG2 Register Field Descriptions
7.6.1.2.46
CH3_CFG3 Register (page = 0x00, address = 0x49) [reset = 80h]
Table 90.
CH3_CFG3 Register Field Descriptions
7.6.1.2.47
CH3_CFG4 Register (page = 0x00, address = 0x4A) [reset = 0h]
Table 91.
CH3_CFG4 Register Field Descriptions
7.6.1.2.48
CH4_CFG0 Register (page = 0x00, address = 0x4B) [reset = 0h]
Table 92.
CH4_CFG0 Register Field Descriptions
7.6.1.2.49
CH4_CFG2 Register (page = 0x00, address = 0x4D) [reset = C9h]
Table 93.
CH4_CFG2 Register Field Descriptions
7.6.1.2.50
CH4_CFG3 Register (page = 0x00, address = 0x4E) [reset = 80h]
Table 94.
CH4_CFG3 Register Field Descriptions
7.6.1.2.51
CH4_CFG4 Register (page = 0x00, address = 0x4F) [reset = 0h]
Table 95.
CH4_CFG4 Register Field Descriptions
7.6.1.2.52
CH5_CFG0 Register (page = 0x00, address = 0x50) [reset = 0h]
Table 96.
CH5_CFG0 Register Field Descriptions
7.6.1.2.53
CH5_CFG2 Register (page = 0x00, address = 0x52) [reset = C9h]
Table 97.
CH5_CFG2 Register Field Descriptions
7.6.1.2.54
CH5_CFG3 Register (page = 0x00, address = 0x53) [reset = 80h]
Table 98.
CH5_CFG3 Register Field Descriptions
7.6.1.2.55
CH5_CFG4 Register (page = 0x00, address = 0x54) [reset = 0h]
Table 99.
CH5_CFG4 Register Field Descriptions
7.6.1.2.56
CH6_CFG0 Register (page = 0x00, address = 0x55) [reset = 0h]
Table 100.
CH6_CFG0 Register Field Descriptions
7.6.1.2.57
CH6_CFG2 Register (page = 0x00, address = 0x57) [reset = C9h]
Table 101.
CH6_CFG2 Register Field Descriptions
7.6.1.2.58
CH6_CFG3 Register (page = 0x00, address = 0x58) [reset = 80h]
Table 102.
CH6_CFG3 Register Field Descriptions
7.6.1.2.59
CH6_CFG4 Register (page = 0x00, address = 0x59) [reset = 0h]
Table 103.
CH6_CFG4 Register Field Descriptions
7.6.1.2.60
CH7_CFG0 Register (page = 0x00, address = 0x5A) [reset = 0h]
Table 104.
CH7_CFG0 Register Field Descriptions
7.6.1.2.61
CH7_CFG2 Register (page = 0x00, address = 0x5C) [reset = C9h]
Table 105.
CH7_CFG2 Register Field Descriptions
7.6.1.2.62
CH7_CFG3 Register (page = 0x00, address = 0x5D) [reset = 80h]
Table 106.
CH7_CFG3 Register Field Descriptions
7.6.1.2.63
CH7_CFG4 Register (page = 0x00, address = 0x5E) [reset = 0h]
Table 107.
CH7_CFG4 Register Field Descriptions
7.6.1.2.64
CH8_CFG0 Register (page = 0x00, address = 0x5F) [reset = 0h]
Table 108.
CH8_CFG0 Register Field Descriptions
7.6.1.2.65
CH8_CFG2 Register (page = 0x00, address = 0x61) [reset = C9h]
Table 109.
CH8_CFG2 Register Field Descriptions
7.6.1.2.66
CH8_CFG3 Register (page = 0x00, address = 0x62) [reset = 80h]
Table 110.
CH8_CFG3 Register Field Descriptions
7.6.1.2.67
CH8_CFG4 Register (page = 0x00, address = 0x63) [reset = 0h]
Table 111.
CH8_CFG4 Register Field Descriptions
7.6.1.2.68
DSP_CFG0 Register (page = 0x00, address = 0x6B) [reset = 1h]
Table 112.
DSP_CFG0 Register Field Descriptions
7.6.1.2.69
DSP_CFG1 Register (page = 0x00, address = 0x6C) [reset = 40h]
Table 113.
DSP_CFG1 Register Field Descriptions
7.6.1.2.70
IN_CH_EN Register (page = 0x00, address = 0x73) [reset = F0h]
Table 114.
IN_CH_EN Register Field Descriptions
7.6.1.2.71
ASI_OUT_CH_EN Register (page = 0x00, address = 0x74) [reset = 0h]
Table 115.
ASI_OUT_CH_EN Register Field Descriptions
7.6.1.2.72
PWR_CFG Register (page = 0x00, address = 0x75) [reset = 0h]
Table 116.
PWR_CFG Register Field Descriptions
7.6.1.2.73
DEV_STS0 Register (page = 0x00, address = 0x76) [reset = 0h]
Table 117.
DEV_STS0 Register Field Descriptions
7.6.1.2.74
DEV_STS1 Register (page = 0x00, address = 0x77) [reset = 80h]
Table 118.
DEV_STS1 Register Field Descriptions
7.6.1.2.75
I2C_CKSUM Register (page = 0x00, address = 0x7E) [reset = 0h]
Table 119.
I2C_CKSUM Register Field Descriptions
7.6.2
Programmable Coefficient Registers
7.6.2.1
Programmable Coefficient Registers: Page = 0x02
7.6.2.2
Programmable Coefficient Registers: Page = 0x03
7.6.2.3
Programmable Coefficient Registers: Page = 0x04
8
Application and Implementation
8.1
Application Information
8.2
Typical Applications
8.2.1
Eight-Channel Digital PDM Microphone Recording
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
Example Device Register Configuration Script for EVM Setup
8.2.1.3
Application Curves
8.3
What to Do and What Not to Do
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Documentation Support
11.1.1
Related Documentation
11.2
Receiving Notification of Documentation Updates
11.3
Support Resources
11.4
Trademarks
11.5
Electrostatic Discharge Caution
11.6
Glossary
12
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RTW|24
MPQF167C
サーマルパッド・メカニカル・データ
RTW|24
QFND125K
発注情報
sbasa14_oa
1
Features
8-channel PDM microphones simultaneous conversion
PDM input to TDM or I
2
S output converter performance:
127-dB dynamic range (DR) with high performance 5
th
order PDM input
117-dB dynamic range (DR) with high performance 4
th
order PDM input
Channel summing mode, DR performance with high performance 4
th
order PDM input:
120-dB, 2-channel summing
123-dB, 4-channel summing
Programmable PDM clock output :
768 kHz to 6.144 MHz
Programmable output sample rate (f
S
) :
8 kHz to 768 kHz
Programmable channel settings:
Digital volume control: –100 dB to 27 dB
Gain calibration with 0.1-dB resolution
Phase calibration with 163-ns resolution
Microphone bias or supply voltage generation
Low-latency signal processing filter selection
Programmable HPF and biquad digital filters
I
2
C or SPI controls
Integrated high-performance audio PLL
Automatic clock divider setting configurations
Audio serial data interface:
Format: TDM, I
2
S, or left-justified (LJ)
Word length: 16 bits, 20 bits, 24 bits, or 32 bits
Master or slave interface
Single-supply operation: 3.3 V or 1.8 V
I/O-supply operation: 3.3 V or 1.8 V
Power consumption for 1.8-V supply:
2.9 mW/channel at 16-kHz sample rate
2.5 mW/channel at 48-kHz sample rate