JAJSCX9B
November 2016 – February 2019
TAS2559
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
概略回路図
4
改訂履歴
5
概要(続き)
6
Device Comparison Table
7
Pin Configuration and Functions
Pin Functions
8
Specifications
8.1
Absolute Maximum Ratings
8.2
ESD Ratings
8.3
Recommended Operating Conditions
8.4
Thermal Information
8.5
Electrical Characteristics
8.6
I2C Timing Requirements
8.7
SPI Timing Requirements
8.8
I2S/LJF/RJF Timing Requirements (Master Mode)
8.9
I2S/LJF/RJF Timing Requirements (Slave Mode)
8.10
DSP Timing Requirements (Master Mode)
8.11
DSP Timing Requirements (Slave Mode)
8.12
Typical Characteristics
9
Parameter Measurement Information
10
Detailed Description
10.1
Overview
10.2
Functional Block Diagram
10.3
Feature Description
10.3.1
General I2C Operation
10.3.2
Single-Byte and Multiple-Byte Transfers
10.3.3
Single-Byte Write
10.3.4
Multiple-Byte Write and Incremental Multiple-Byte Write
10.3.5
Single-Byte Read
10.3.6
Multiple-Byte Read
10.3.7
General SPI Operation
10.3.8
Class-D Edge Rate Control
10.3.9
IV Sense
10.3.10
Battery Tracking AGC
10.3.11
Boost Control
10.3.11.1
Boost Mode
10.3.11.2
Configurable Boost Current Limit (ILIM)
10.3.12
Thermal Fold-back
10.3.13
Fault Protection
10.3.13.1
Speaker Over-Current
10.3.13.2
Analog Under-Voltage
10.3.13.3
Die Over-Temperature
10.3.13.4
Clocking Faults
10.3.14
Brownout
10.3.15
Spread Spectrum vs Synchronized
10.3.16
IRQs and Flags
10.3.17
Software Reset
10.3.18
PurePath Console 3 Software TAS2559 Application
10.3.19
Operational Modes
10.3.19.1
Hardware Shutdown
10.3.19.2
Software Shutdown
10.3.19.3
Low Power Sleep
10.3.19.4
Software Reset
10.3.19.5
Device Processing Modes
10.3.19.5.1
Mode 1 - PCM input playback only
10.3.19.5.2
Mode 2 - PCM input playback + PCM IVsense output
10.3.19.5.3
Mode 3 - Smart Amp Mode
10.4
Device Functional Modes
10.4.1
Audio Digital I/O Interface
10.4.1.1
I2S Mode
10.4.1.2
DSP Mode
10.4.1.3
Right-Justified Mode (RJF)
10.4.1.4
Left-Justified Mode (LJF)
10.4.2
Mono PCM Mode
10.4.3
Stereo Application Example - TDM Mode
10.5
Programming
10.5.1
Code Loading and CRC check
10.5.2
Device Power Up and Unmute Sequence
10.5.3
Device Mute and Power Down Sequence
10.6
Register Map
10.6.1
Register Map Summary
10.6.1.1
Register Summary Table Book=0x00 Page=0x00
10.6.1.2
Register Summary Table Book=0x00 Page=0x01
10.6.1.3
Register Summary Table Book=0x00 Page=0x02
10.6.2
Register Maps
10.6.2.1
PAGE (book=0x00 page=0x00 address=0x00) [reset=0h]
Table 23.
Page Select Field Descriptions
10.6.2.2
RESET (book=0x00 page=0x00 address=0x01) [reset=0h]
Table 24.
Software Reset Field Descriptions
10.6.2.3
POWER_1 (book=0x00 page=0x00 address=0x04) [reset=0h]
Table 25.
Power Up 1 Field Descriptions
10.6.2.4
POWER_2 (book=0x00 page=0x00 address=0x05) [reset=0h]
Table 26.
Power Up 2 Field Descriptions
10.6.2.5
SPK_GAIN_EDGE (book=0x00 page=0x00 address=0x06) [reset=0h]
Table 27.
Class-D Speaker Configuration Field Descriptions
10.6.2.6
MUTE (book=0x00 page=0x00 address=0x07) [reset=0h]
Table 28.
Mute Configuration Field Descriptions
10.6.2.7
SNS_CTRL (book=0x00 page=0x00 address=0x08) [reset=0h]
Table 29.
Sense Channel Control Field Descriptions
10.6.2.8
BOOST_CTRL_1 (book=0x00 page=0x00 address=0x09) [reset=0h]
Table 30.
Boost Control 1 Field Descriptions
10.6.2.9
SAR_CTRL_2 (book=0x00 page=0x00 address=0x14) [reset=32h]
Table 31.
SAR Control 2 Field Descriptions
10.6.2.10
SAR_CTRL_3 (book=0x00 page=0x00 address=0x15) [reset=4h]
Table 32.
SAR Control 3 Field Descriptions
10.6.2.11
SAR_VBAT_MSB (book=0x00 page=0x00 address=0x16) [reset=0h]
Table 33.
SAR VBAT Readback Field Descriptions
10.6.2.12
SAR_VBAT_LSB (book=0x00 page=0x00 address=0x17) [reset=0h]
Table 34.
SAR VBAT Readback Field Descriptions
10.6.2.13
SAR_VBST_MSB (book=0x00 page=0x00 address=0x18) [reset=0h]
Table 35.
SAR VBOOST Readback Field Descriptions
10.6.2.14
SAR_VBST_LSB (book=0x00 page=0x00 address=0x19) [reset=0h]
Table 36.
SAR VBOOST Readback Field Descriptions
10.6.2.15
SAR_TMP1_MSB (book=0x00 page=0x00 address=0x1A) [reset=0h]
Table 37.
SAR TEMP1 Readback Field Descriptions
10.6.2.16
SAR_TMP1_LSB (book=0x00 page=0x00 address=0x1B) [reset=0h]
Table 38.
SAR TEMP1 Readback Field Descriptions
10.6.2.17
SAR_TMP2_MSB (book=0x00 page=0x00 address=0x1C) [reset=0h]
Table 39.
SAR TEMP2 Readback Field Descriptions
10.6.2.18
SAR_TMP2_LSB (book=0x00 page=0x00 address=0x1D) [reset=0h]
Table 40.
SAR TEMP2 Readback Field Descriptions
10.6.2.19
CRC_CHECKSUM (book=0x00 page=0x00 address=0x20) [reset=0h]
Table 41.
Checksum Field Descriptions
10.6.2.20
CRC_RESET (book=0x00 page=0x00 address=0x21) [reset=0h]
Table 42.
Checksum Reset Field Descriptions
10.6.2.21
DSP_CTRL (book=0x00 page=0x00 address=0x22) [reset=1h]
Table 43.
DSP Control Field Descriptions
10.6.2.22
SSM_CTRL (book=0x00 page=0x00 address=0x28) [reset=0h]
Table 44.
Spread-Spectrum Control Field Descriptions
10.6.2.23
ASI_CTRL_1 (book=0x00 page=0x00 address=0x2A) [reset=0h]
Table 45.
ASI Control 1 Field Descriptions
10.6.2.24
BOOST_CTRL_2 (book=0x00 page=0x00 address=0x2B) [reset=3h]
Table 46.
Boost Control 1 Field Descriptions
10.6.2.25
CLOCK_CTRL_1 (book=0x00 page=0x00 address=0x2C) [reset=0h]
Table 47.
Clock Control 1 Field Descriptions
10.6.2.26
CLOCK_CTRL_2 (book=0x00 page=0x00 address=0x2D) [reset=17h]
Table 48.
Clock Control 2 Field Descriptions
10.6.2.27
CLOCK_CTRL_3 (book=0x00 page=0x00 address=0x2E) [reset=0h]
Table 49.
Clock Control 3 Field Descriptions
10.6.2.28
ASI_CTRL_2 (book=0x00 page=0x00 address=0x2F) [reset=0h]
Table 50.
ASI Control 2 Field Descriptions
10.6.2.29
CLOCK_CTRL_4 (book=0x00 page=0x00 address=0x32) [reset=0h]
Table 51.
Clock Control 4 Field Descriptions
10.6.2.30
DEBUG_1 (book=0x00 page=0x00 address=0x35) [reset=0h]
Table 52.
Debug Register 1 Field Descriptions
10.6.2.31
POWER_STATUS (book=0x00 page=0x00 address=0x64) [reset=0h]
Table 53.
Power Up Status Field Descriptions
10.6.2.32
DSP_BOOT_STATUS (book=0x00 page=0x00 address=0x65) [reset=0h]
Table 54.
DSP Boost Status Field Descriptions
10.6.2.33
INT_DET_1 (book=0x00 page=0x00 address=0x68) [reset=0h]
Table 55.
Interrupt Detected 1 Field Descriptions
10.6.2.34
INT_DET_2 (book=0x00 page=0x00 address=0x6C) [reset=0h]
Table 56.
Interrupt Detected 2 Field Descriptions
10.6.2.35
LOW_POWER (book=0x00 page=0x00 address=0x79) [reset=0h]
Table 57.
Lower Power Shutdown Field Descriptions
10.6.2.36
BOOK (book=0x00 page=0x00 address=0x7F) [reset=0h]
Table 58.
Book Selection Field Descriptions
10.6.2.37
PAGE (book=0x00 page=0x01 address=0x00) [reset=1h]
Table 59.
Page Select Field Descriptions
10.6.2.38
ASI1_FORMAT (book=0x00 page=0x01 address=0x01) [reset=10h]
Table 60.
ASI1 Format Field Descriptions
10.6.2.39
ASI1_OFFSET_1 (book=0x00 page=0x01 address=0x03) [reset=0h]
Table 61.
ASI1 Offset Field Descriptions
10.6.2.40
ASI1_BUSKEEP (book=0x00 page=0x01 address=0x05) [reset=0h]
Table 62.
ASI1 Buskeeper Field Descriptions
10.6.2.41
ASI1_BCLK (book=0x00 page=0x01 address=0x08) [reset=0h]
Table 63.
ASI1 BCLK Field Descriptions
10.6.2.42
ASI1_WCLK (book=0x00 page=0x01 address=0x09) [reset=8h]
Table 64.
ASI1 WCLK Field Descriptions
10.6.2.43
ASI1_DIN_DOUT (book=0x00 page=0x01 address=0x0C) [reset=0h]
Table 65.
ASI1 DIN/DOUT Field Descriptions
10.6.2.44
ASI1_BDIV_CLK (book=0x00 page=0x01 address=0x0D) [reset=1h]
Table 66.
ASI1 BDIV Clock Field Descriptions
10.6.2.45
ASI1_BDIV_RATIO (book=0x00 page=0x01 address=0x0E) [reset=2h]
Table 67.
ASI1 BDIV Ratio Field Descriptions
10.6.2.46
ASI1_WDIV_RATIO (book=0x00 page=0x01 address=0x0F) [reset=20h]
Table 68.
ASI1 WDIV Ratio Field Descriptions
10.6.2.47
ASI1_CLK_OUT (book=0x00 page=0x01 address=0x10) [reset=0h]
Table 69.
ASI1 Clock Source Field Descriptions
10.6.2.48
ASI2_FORMAT (book=0x00 page=0x01 address=0x15) [reset=10h]
Table 70.
ASI2 Format Field Descriptions
10.6.2.49
ASI2_OFFSET_1 (book=0x00 page=0x01 address=0x17) [reset=0h]
Table 71.
ASI2 Offset Field Descriptions
10.6.2.50
ASI2_BUSKEEP (book=0x00 page=0x01 address=0x19) [reset=0h]
Table 72.
ASI2 Buskeeper Field Descriptions
10.6.2.51
ASI2_BCLK (book=0x00 page=0x01 address=0x1C) [reset=20h]
Table 73.
ASI2 BCLK Field Descriptions
10.6.2.52
ASI2_WCLK (book=0x00 page=0x01 address=0x1D) [reset=28h]
Table 74.
ASI2 WCLK Field Descriptions
10.6.2.53
ASI2_DIN_DOUT (book=0x00 page=0x01 address=0x20) [reset=38h]
Table 75.
ASI2 DIN/DOUT Field Descriptions
10.6.2.54
ASI2_BDIV_CLK (book=0x00 page=0x01 address=0x21) [reset=1h]
Table 76.
ASI2 BDIV Clock Field Descriptions
10.6.2.55
ASI2_BDIV_RATIO (book=0x00 page=0x01 address=0x22) [reset=2h]
Table 77.
ASI2 BDIV Ratio Field Descriptions
10.6.2.56
ASI2_WDIV_RATIO (book=0x00 page=0x01 address=0x23) [reset=20h]
Table 78.
ASI2 WDIV Ratio Field Descriptions
10.6.2.57
ASI2_CLK_OUT (book=0x00 page=0x01 address=0x24) [reset=33h]
Table 79.
ASI2 Clock Source Field Descriptions
10.6.2.58
GPIO1_PIN (book=0x00 page=0x01 address=0x3D) [reset=1h]
Table 80.
GPIO1 Field Descriptions
10.6.2.59
GPIO2_PIN (book=0x00 page=0x01 address=0x3E) [reset=1h]
Table 81.
GPIO2 Field Descriptions
10.6.2.60
GPIO3_PIN (book=0x00 page=0x01 address=0x3F) [reset=10h]
Table 82.
GPIO3 Field Descriptions
10.6.2.61
GPIO4_PIN (book=0x00 page=0x01 address=0x40) [reset=7h]
Table 83.
GPIO4 Field Descriptions
10.6.2.62
GPIO5_PIN (book=0x00 page=0x01 address=0x41) [reset=0h]
Table 84.
GPIO5 Field Descriptions
10.6.2.63
GPIO6_PIN (book=0x00 page=0x01 address=0x42) [reset=0h]
Table 85.
GPIO6 Field Descriptions
10.6.2.64
GPIO7_PIN (book=0x00 page=0x01 address=0x43) [reset=0h]
Table 86.
GPIO7 Field Descriptions
10.6.2.65
GPIO8_PIN (book=0x00 page=0x01 address=0x44) [reset=0h]
Table 87.
GPIO8 Field Descriptions
10.6.2.66
GPIO9_PIN (book=0x00 page=0x01 address=0x45) [reset=0h]
Table 88.
GPIO9 Field Descriptions
10.6.2.67
GPIO10_PIN (book=0x00 page=0x01 address=0x46) [reset=0h]
Table 89.
GPIO10 Field Descriptions
10.6.2.68
GPI_PIN (book=0x00 page=0x01 address=0x4D) [reset=0h]
Table 90.
GPI Pin Mode Field Descriptions
10.6.2.69
GPIO_HIZ_1 (book=0x00 page=0x01 address=0x4F) [reset=0h]
Table 91.
GPIO HiZ 1 Field Descriptions
10.6.2.70
GPIO_HIZ_2 (book=0x00 page=0x01 address=0x50) [reset=0h]
Table 92.
GPIO HiZ 2 Field Descriptions
10.6.2.71
GPIO_HIZ_3 (book=0x00 page=0x01 address=0x51) [reset=0h]
Table 93.
GPIO HiZ 3 Field Descriptions
10.6.2.72
GPIO_HIZ_4 (book=0x00 page=0x01 address=0x52) [reset=0h]
Table 94.
GPIO HiZ 4 Field Descriptions
10.6.2.73
GPIO_HIZ_5 (book=0x00 page=0x01 address=0x53) [reset=0h]
Table 95.
GPIO HiZ 5 Field Descriptions
10.6.2.74
BIT_BANG_OUT1 (book=0x00 page=0x01 address=0x58) [reset=0h]
Table 96.
Bit Bang Output 1 Field Descriptions
10.6.2.75
BIT_BANG_OUT2 (book=0x00 page=0x01 address=0x59) [reset=0h]
Table 97.
Bit Bang Output 2 Field Descriptions
10.6.2.76
BIT_BANG_IN1 (book=0x00 page=0x01 address=0x5A) [reset=0h]
Table 98.
Bit Bang Input 1 Field Descriptions
10.6.2.77
BIT_BANG_IN2 (book=0x00 page=0x01 address=0x5B) [reset=0h]
Table 99.
Bit Bang Input 2 Field Descriptions
10.6.2.78
BIT_BANG_IN3 (book=0x00 page=0x01 address=0x5C) [reset=0h]
Table 100.
Bit Bang Input 3 Field Descriptions
10.6.2.79
ASIM_BUSKEEP (book=0x00 page=0x01 address=0x60) [reset=0h]
Table 101.
ASIM Buskeeper Field Descriptions
10.6.2.80
ASIM_MODE (book=0x00 page=0x01 address=0x61) [reset=8h]
Table 102.
ASIM Mode Field Descriptions
10.6.2.81
ASIM_NUM_DEV (book=0x00 page=0x01 address=0x62) [reset=0h]
Table 103.
ASIM Number Devices Field Descriptions
10.6.2.82
ASIM_FORMAT (book=0x00 page=0x01 address=0x63) [reset=10h]
Table 104.
ASIM Format Field Descriptions
10.6.2.83
ASIM_BDIV_CLK (book=0x00 page=0x01 address=0x64) [reset=1h]
Table 105.
ASIM BDIV Clock Field Descriptions
10.6.2.84
ASIM_BDIV_RATIO (book=0x00 page=0x01 address=0x65) [reset=2h]
Table 106.
ASIM BDIV Ratio Field Descriptions
10.6.2.85
ASIM_WDIV_RATIO_1 (book=0x00 page=0x01 address=0x66) [reset=0h]
Table 107.
ASIM WDIV Ratio Field Descriptions
10.6.2.86
ASIM_WDIV_RATIO_2 (book=0x00 page=0x01 address=0x67) [reset=20h]
Table 108.
ASIM WDIV Ratio Field Descriptions
10.6.2.87
ASIM_BCLK (book=0x00 page=0x01 address=0x68) [reset=40h]
Table 109.
ASI1 BCLK Field Descriptions
10.6.2.88
ASIM_WCLK (book=0x00 page=0x01 address=0x69) [reset=38h]
Table 110.
ASI1 WCLK Field Descriptions
10.6.2.89
ASIM_DIN (book=0x00 page=0x01 address=0x6A) [reset=70h]
Table 111.
ASI1 DIN Field Descriptions
10.6.2.90
INT_GEN_1 (book=0x00 page=0x01 address=0x6C) [reset=0h]
Table 112.
Interrupt Generation 1 Field Descriptions
10.6.2.91
INT_GEN_2 (book=0x00 page=0x01 address=0x6D) [reset=0h]
Table 113.
Interrupt Generation 2 Field Descriptions
10.6.2.92
INT_GEN_3 (book=0x00 page=0x01 address=0x6E) [reset=0h]
Table 114.
Interrupt Generation 3 Field Descriptions
10.6.2.93
INT_GEN_4 (book=0x00 page=0x01 address=0x6F) [reset=0h]
Table 115.
Interrupt Generation 4 Field Descriptions
10.6.2.94
INT_GEN_5 (book=0x00 page=0x01 address=0x70) [reset=0h]
Table 116.
Interrupt Generation 5 Field Descriptions
10.6.2.95
INT_GEN_6 (book=0x00 page=0x01 address=0x71) [reset=0h]
Table 117.
Interrupt Generation 6 Field Descriptions
10.6.2.96
INT_IND_MODE (book=0x00 page=0x01 address=0x72) [reset=0h]
Table 118.
Interrupt Indication Mode Field Descriptions
10.6.2.97
MAIN_CLK_PIN (book=0x00 page=0x01 address=0x73) [reset=Dh]
Table 119.
Main Clock Source Field Descriptions
10.6.2.98
PLL_CLK_PIN (book=0x00 page=0x01 address=0x74) [reset=Dh]
Table 120.
PLL Clock Source Field Descriptions
10.6.2.99
CLKOUT_MUX (book=0x00 page=0x01 address=0x75) [reset=Dh]
Table 121.
CDIV_CLKIN Clock Source Field Descriptions
10.6.2.100
CLKOUT_CDIV_RATIO (book=0x00 page=0x01 address=0x76) [reset=1h]
Table 122.
CLKOUT CDIV Ratio Field Descriptions
10.6.2.101
I2C_MISC (book=0x00 page=0x01 address=0x7C) [reset=0h]
Table 123.
I2C Misc Field Descriptions
10.6.2.102
DEVICE_ID (book=0x00 page=0x01 address=0x7D) [reset=12h]
Table 124.
Device ID Field Descriptions
10.6.2.103
PAGE (book=0x00 page=0x02 address=0x00) [reset=1h]
Table 125.
Page Select Field Descriptions
10.6.2.104
RAMP_CTRL (book=0x00 page=0x02 address=0x06) [reset=0h]
Table 126.
Class-D Ramp Control Field Descriptions
10.6.2.105
PROTECTION_CFG (book=0x00 page=0x02 address=0x09) [reset=3h]
Table 127.
Configures the Devices Protection Blocks Field Descriptions
11
Application and Implementation
11.1
Application Information
11.2
Typical Application
11.2.1
Design Requirements
11.2.2
Detailed Design Procedure
11.2.2.1
Mono/Stereo Configuration
11.2.2.2
Boost Converter Passive Devices
11.2.2.3
EMI Passive Devices
11.2.2.4
Miscellaneous Passive Devices
11.2.3
Application Curve
11.3
Initialization Setup
12
Power Supply Recommendations
12.1
Power Supplies
12.2
Power Supply Sequencing
13
Layout
13.1
Layout Guidelines
13.2
Layout Example
14
デバイスおよびドキュメントのサポート
14.1
ドキュメントのサポート
14.2
コミュニティ・リソース
14.3
商標
14.4
静電気放電に関する注意事項
14.5
Glossary
15
メカニカル、パッケージ、および注文情報
15.1
パッケージ寸法
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
YZ|42
サーマルパッド・メカニカル・データ
発注情報
jajscx9b_oa
jajscx9b_pm
1
特長
超低ノイズのモノラル昇圧 Class-D アンプ
4.2V 電源から 4Ω 負荷に対して、1% THD+N で 5.7W、10% THD+N で 6.9W
4.2V 電源から 8Ω 負荷に対して、1% THD+N で 3.8W、10% THD+N で 4.5W
DAC+Class-D (ICN) の出力ノイズ:15.9μV
1% THD+N / 8Ω で DAC+Class-D SNR 111dB
フラットな周波数応答で、1W / 8Ω において THD+N -
90
dB
PSRR:
110
dB (217Hz、200mV
pp
リップル)
入力サンプル・レート:8kHz~96kHz
スピーカ検知機能を搭載
スピーカの電流と電圧を測定
VBAT 電圧、チップ温度を測定
専用のリアルタイム DSP によるスピーカ保護
熱およびエクスカーション保護
スピーカのリークと損傷を検出
高効率の Class-H 昇圧型コンバータとマルチレベルのトラッキング
3.6V V
BAT
、8Ω、500mWで86%
4.2V V
BAT
、8Ω、700mWで87%
構成可能な自動ゲイン制御 (AGC)
バッテリ消費電流の制限
可変の Class-D スイッチング・エッジ・レート制御
熱、短絡、低電圧からの保護
I
2
S、左揃え、右揃え、DSP、TDM 入力および出力インターフェイス
レジスタ制御用の I
2
C または SPI インターフェイス
TAS2559 および TAS2560 デバイスを使用するステレオ構成
電源
昇圧入力:2.9V~5.5V
アナログ/デジタル:1.65V~1.95V
デジタル I/O:1.62V~3.6V
42ボール、0.5mmピッチのDSBGAパッケージ