DLPU125 june 2023
The DLPLCRC910EVM houses a dip switch (SW2) whose switch settings are used by the Apps FPGA as described in Table 3-15.
Signal | J3 pin | Apps FPGA signal |
---|---|---|
APP_TSTPT7 |
2 | External global reset trigger input for user control |
APP_TSTPT6 |
3 | Debounced VC707 push button switch SW5 output |
APP_TSTPT5 |
4 | Data enable from the apps loader, output |
APP_TSTPT4 |
5 | Load busy from the apps loader, output |
APP_TSTPT3 |
6 | Mirror settling busy from the apps loader, output |
APP_TSTPT2 |
7 | Expose trigger from the apps loader, output |
APP_TSTPT1 |
8 | Mirror reset busy from the apps loader finite state machine (FSM), output |
APP_TSTPT0 |
9 | Reset active signal, output(1) |