DLPU125
june 2023
1
DLPC910 Apps FPGA User’s Guide
Trademarks
1
Introduction
1.1
Welcome
2
Overview
2.1
Purpose
2.2
Apps FPGA Hardware Target
3
Interfaces
3.1
LVDS high speed data interface to DLPC910
3.1.1
DLP9000X and DLP9000XUV
3.1.2
DLP6500
3.2
Data Load Control Signals to DLPC910
3.3
DMD Reset and Block Clear Signals to the DLPC910
3.4
DLPC910 Initialization and Controller Reset Signals
3.5
Apps FPGA Reset Signal - apps_resetz
3.6
DLPC910 Status-Info Signals
3.7
USB GPIF (Interface)
3.7.1
Apps FPGA Register Address Read-Write Transactions
3.7.1.1
Apps FPGA Register Address Transaction
3.7.1.2
Apps FPGA Register Data Write Transaction
3.7.1.3
Apps FPGA Register Data Read Transaction
3.7.2
FIFO Write Transaction
3.8
DLPLCRC910EVM Dip Switch (SW2)
3.9
VC-707 Dip Switch (SW2)
3.10
VC-707 Push Button Switches
3.11
VC-707 Status LEDs
3.12
DLPLCRC910EVM Apps FPGA Test Points
4
Operation
4.1
Initialization
4.1.1
Initialization Prompts
4.1.2
Init Routine
4.1.3
GPIO Status LEDs
4.1.4
Errors
4.2
Test Pattern Generator (TPG) and Apps Loader - DLP Control
4.2.1
Test Pattern Generator (TPG)
4.2.2
DMD Data Buffer
4.2.3
DMD Load State Machine
4.2.4
DMD Reset State Machine
4.2.5
DMD Load Parameters
4.2.6
Synchronization Pulse
4.3
User DLP Control
4.3.1
DLP6500 (1920 x 1080) User Image Display Example (Global)
4.3.2
DLP9000X (2560 x 1600) User Image Display Example (Global)
4.3.3
Load4 - Using with DLP6500 DMD
4.3.4
USB GPIF FIFO Data Writes
4.3.5
External Trigger
4.4
USB GPIF (Operation)
4.5
Clocks and Resets
4.5.1
Reference Clocks
4.5.2
Clk50 and Clk100
4.5.3
DLP Clocks
4.5.4
USB GPIF Clock
4.5.5
Logic Resets
4.5.6
Clock Domain Crossings (CDC)
4.6
Switch Debounce
5
USB GPIF Registers
5.1
Register Definitions
5.1.1
Status (0x000C)
5.1.2
Data Loading Control (0x0010)
5.1.3
Test Pattern Control (0x0014)
5.1.4
Test Row Address (0x0018) - [Unused]
5.1.5
Loader Reset Type (0x001C)
5.1.6
Type and Version (0x0020)
5.1.7
User Image Buffer Write Settings (0x0024)
5.1.8
USB GPIF FIFO Read Burst Size (0x0028) - [Obsolete]
5.1.9
User Row Command Register (0x002C)
5.1.10
User Block Command Register (0x0030)
5.1.11
Loader Row Control (0x0034)
5.1.12
Loader Load Interval (0x0038)
5.1.13
Loader Expose Time (0x003C)
5.1.14
Address Write (0x003F) - [Unused]
5.1.15
Loader Control (0x0040)
5.1.16
Park [PWR_FLOAT] (0x0044)
5.1.17
External Trigger Status (0x0048)
5.1.18
FPGA Build Date (0x0080)
5.1.19
Major-Minor Revision (0x0084)
5.1.20
Fixed Value FPGA Identifier (0x0088)
5.1.21
Test Register (0x008C)
6
FPGA Configuration
7
Apps FPGA Source Files and Compilation
7.1
Design Tools
7.2
Source Files
7.2.1
Primary VHDL and IP Modules
7.2.2
Modules with Multiple Instantiations
7.2.3
VHDL Packages
7.2.4
Vivado Constraints
7.2.5
Memory IP Initialization Files
7.2.5.1
Look Up Tables
7.3
Building the Apps FPGA Code
7.3.1
Source Code
7.3.1.1
Source Folder
7.3.2
Creating the Vivado Project
7.3.3
Compiling the Design
7.3.4
Simulation
7.3.4.1
Test Benches
7.3.4.2
Steps to Simulate a Module
8
Related Documentation from Texas Instruments
9
Appendix
9.1
Abbreviations and Acronyms
9.2
Information About Cautions and Warnings
5.1.19
Major-Minor Revision (0x0084)
Address
BITS
Description
Default
R/W
0x0084
(31:16)
Not used
zeros
R
(15:8)
1-byte major revision, hexadecimal
R
(7:0)
1-byte minor revision, hexadecimal
R