SBAA253B February 2018 – September 2024 ADS7040 , ADS7041 , ADS7042 , ADS7056
Input | ADC Input | Digital Output ADS7042 |
---|---|---|
VinMin = 0V |
AIN_P = 0V, AIN_M = 0V |
000H or 010 |
VinMax = 3.3V |
AIN_P = 3.3V, AIN_M = 0V |
FFFH or 409610 |
AVDD | Vee | Vdd |
---|---|---|
3.3V | 0V | 4.5V |
This design shows an ultra-low power amplifier being used to drive a SAR ADC that consumes only nanoWatts of power during operation. This design is intended for collecting sensor data by providing overall system-level power consumption on the order of single-digit microWatts. PIR sensors, gas sensors, and glucose monitors are a few examples of possible implementations of this SAR ADC design. The values in the component selection section can be adjusted to allow for different data throughput rates and different bandwidth amplifiers. Low-Power Sensor Measurements: 3.3V, 1ksps, 12-bit Single-Ended, Dual Supply shows a more sophisticated version of this circuit where the negative supply is connected to a small negative voltage (–0.3V). The single-supply version has degraded performance when the amplifier output is near zero volts. However, in most cases the single-supply configuration is preferred for its simplicity.
Specification | Calculated | Simulated | Measured |
---|---|---|---|
Transient ADC Input Settling (1ksps) | < 0.5×LSB = 402µV | 41.6µV | N/A |
AVDD Supply Current (1ksps) | 230nA | N/A | 214.8nA |
AVDD Supply Power (1ksps) | 759nW | N/A | 709nW |
VDD OPAMP Supply Current | 450nA | N/A | 431.6nA |
VDD OPAMP Supply Power | 2.025µW | N/A | 1.942µW |
AVDD + VDD System Power (1ksps) | 2.784µW | N/A | 2.651µW |
The following graph shows a linear output response for inputs from 0 to 3.3V. The FSR of the ADC falls within the linear range of the op amp.
The bandwidth simulation includes the effects of the amplifier output impedance and the RC charge bucket circuit (Rfilt and Cfilt).The bandwidth of the RC circuit is shown in the following equation to be 1.56kHz. The simulated bandwidth of 2kHz includes effects from the output impedance interacting with the impedance of the load. See TI Video Library - Op Amps: Bandwidth 1 for more details on this subject.
The following simulation shows settling to a 3-V DC input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected to within ½ of a LSB (402µV). Refer to Introduction to SAR ADC Front-End Component Selection for detailed theory on this subject.
This section details a simplified noise calculation for a rough estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10kHz.
Note that calculated and simulated match well. Refer to Calculating the Total Noise for ADC Systems for detailed theory on this subject.
This performance was measured on a modified version of the ADS7042EVM-PDK. The AC performance indicates SNR = 70.8dB, THD = –82.7dB, and ENOB (effective number of bits) = 11.43, which matches well with the specified performance of the ADC of SNR = 70dB.
Device | Key Features | Link | Similar Devices |
---|---|---|---|
ADS7042(1) | 12-bit resolution, SPI, 1-Msps sample rate, single-ended input, AVDD, Vref input range 1.6V to 3.6V. | 12-Bit 1MSPS Ultra-Low-Power Ultra-Small-Size SAR ADC With SPI | ADCS |
LPV811(2) | 8kHz bandwidth, Rail-to-Rail output, 450nA supply current, unity gain stable | Single Channel 450nA Precision Nanopower Operational Amplifier | Op amp |
Link to Key Files
Texas Instruments, LPV811 TINA files, software download