SBAA495A May 2021 – April 2022 PCM3120-Q1 , PCM5120-Q1 , PCM6120-Q1 , TLV320ADC3120 , TLV320ADC5120 , TLV320ADC6120
The auto clock configuration engine requires four user-provided parameters to generate the proper ASI clocks when the device is configured in controller mode, as shown in Table 2-2.
USER-PROVIDED PARAMETER | REGISTER |
---|---|
MCLK Frequency | Page 0, MST_CFG0 Register 0x13, bits 2-0 |
Sampling Rate (FS) mode (multiple of 48 kHz or 44.1 kHz) | Page 0, MST_CFG0 Register 0x13, Bit 3 |
FS_RATE | Page 0, MST_CFG1 Register 0x14, Bits 7-4 |
FSYNC-to-BCLK Ratio | Page 0, MST_CFG1 Register 0x14, Bits 3-0 |