SBAS706D
April 2015 – April 2019
ADS54J60
PRODUCTION DATA.
1
Features
2
Applications
3
Description
FFT for 170-MHz Input Signal
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
AC Characteristics
7.7
Digital Characteristics
7.8
Timing Requirements
7.9
Typical Characteristics
7.10
Typical Characteristics: Contour
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Analog Inputs
8.3.2
DDC Block
8.3.2.1
Decimate-by-2 Filter
8.3.2.2
Decimate-by-4 Filter Using a Digital Mixer
8.3.2.3
Decimate-by-4 Filter with IQ Outputs
8.3.3
SYSREF Signal
8.3.3.1
SYSREF Not Present (Subclass 0, 2)
8.3.4
Overrange Indication
8.3.4.1
Fast OVR
8.3.5
Power-Down Mode
8.4
Device Functional Modes
8.4.1
Device Configuration
8.4.1.1
Serial Interface
8.4.1.2
Serial Register Write: Analog Bank
8.4.1.3
Serial Register Readout: Analog Bank
8.4.1.4
JESD Bank SPI Page Selection
8.4.1.5
Serial Register Write: JESD Bank
8.4.1.5.1
Individual Channel Programming
8.4.1.6
Serial Register Readout: JESD Bank
8.4.2
JESD204B Interface
8.4.2.1
JESD204B Initial Lane Alignment (ILA)
8.4.2.2
JESD204B Test Patterns
8.4.2.3
JESD204B Frame
8.4.2.4
JESD204B Frame
8.4.2.5
JESD204B Frame Assembly with Decimation
8.4.2.5.1
JESD Transmitter Interface
8.4.2.5.2
Eye Diagram
8.5
Register Maps
8.5.1
Example Register Writes
8.5.2
Register Descriptions
8.5.2.1
General Registers
8.5.2.1.1
Register 0h (address = 0h)
Table 20.
Register 0h Field Descriptions
8.5.2.1.2
Register 1h (address = 1h)
Table 21.
Register 1h Field Descriptions
8.5.2.1.3
Register 2h (address = 2h)
Table 22.
Register 2h Field Descriptions
8.5.2.1.4
Register 3h (address = 3h)
Table 23.
Register 3h Field Descriptions
8.5.2.1.5
Register 4h (address = 4h)
Table 24.
Register 4h Field Descriptions
8.5.2.1.6
Register 5h (address = 5h)
Table 25.
Register 5h Field Descriptions
8.5.2.1.7
Register 11h (address = 11h)
Table 26.
Register 11h Field Descriptions
8.5.2.2
Master Page (080h) Registers
8.5.2.2.1
Register 20h (address = 20h), Master Page (080h)
Table 27.
Registers 20h Field Descriptions
8.5.2.2.2
Register 21h (address = 21h), Master Page (080h)
Table 28.
Register 21h Field Descriptions
8.5.2.2.3
Register 23h (address = 23h), Master Page (080h)
Table 29.
Register 23h Field Descriptions
8.5.2.2.4
Register 24h (address = 24h), Master Page (080h)
Table 30.
Register 24h Field Descriptions
8.5.2.2.5
Register 26h (address = 26h), Master Page (080h)
Table 31.
Register 26h Field Descriptions
8.5.2.2.6
Register 4Fh (address = 4Fh), Master Page (080h)
Table 32.
Register 4Fh Field Descriptions
8.5.2.2.7
Register 53h (address = 53h), Master Page (080h)
Table 33.
Register 53h Field Descriptions
8.5.2.2.8
Register 54h (address = 54h), Master Page (080h)
Table 34.
Register 54h Field Descriptions
8.5.2.2.9
Register 55h (address = 55h), Master Page (080h)
Table 35.
Register 55h Field Descriptions
8.5.2.2.10
Register 59h (address = 59h), Master Page (080h)
Table 36.
Register 59h Field Descriptions
8.5.2.3
ADC Page (0Fh) Register
8.5.2.3.1
Register 5F (address = 5F), ADC Page (0Fh)
Table 37.
Register 5F Field Descriptions
8.5.2.4
Main Digital Page (6800h) Registers
8.5.2.4.1
Register 0h (address = 0h), Main Digital Page (6800h)
Table 38.
Register 0h Field Descriptions
8.5.2.4.2
Register 41h (address = 41h), Main Digital Page (6800h)
Table 39.
Register 41h Field Descriptions
8.5.2.4.3
Register 42h (address = 42h), Main Digital Page (6800h)
Table 41.
Register 42h Field Descriptions
8.5.2.4.4
Register 43h (address = 43h), Main Digital Page (6800h)
Table 42.
Register 43h Field Descriptions
8.5.2.4.5
Register 44h (address = 44h), Main Digital Page (6800h)
Table 43.
Register 44h Field Descriptions
8.5.2.4.6
Register 4Bh (address = 4Bh), Main Digital Page (6800h)
Table 44.
Register 4Bh Field Descriptions
8.5.2.4.7
Register 4Dh (address = 4Dh), Main Digital Page (6800h)
Table 45.
Register 4Dh Field Descriptions
8.5.2.4.8
Register 4Eh (address = 4Eh), Main Digital Page (6800h)
Table 46.
Register 4Eh Field Descriptions
8.5.2.4.9
Register 52h (address = 52h), Main Digital Page (6800h)
Table 47.
Register 52h Field Descriptions
8.5.2.4.10
Register 72h (address = 72h), Main Digital Page (6800h)
Table 48.
Register 72h Field Descriptions
8.5.2.4.11
Register ABh (address = ABh), Main Digital Page (6800h)
Table 49.
Register ABh Field Descriptions
8.5.2.4.12
Register ADh (address = ADh), Main Digital Page (6800h)
Table 50.
Register ADh Field Descriptions
8.5.2.4.13
Register F7h (address = F7h), Main Digital Page (6800h)
Table 51.
Register F7h Field Descriptions
8.5.2.5
JESD Digital Page (6900h) Registers
8.5.2.5.1
Register 0h (address = 0h), JESD Digital Page (6900h)
Table 52.
Register 0h Field Descriptions
8.5.2.5.2
Register 1h (address = 1h), JESD Digital Page (6900h)
Table 53.
Register 1h Field Descriptions
8.5.2.5.3
Register 2h (address = 2h), JESD Digital Page (6900h)
Table 55.
Register 2h Field Descriptions
8.5.2.5.4
Register 3h (address = 3h), JESD Digital Page (6900h)
Table 56.
Register 3h Field Descriptions
8.5.2.5.5
Register 5h (address = 5h), JESD Digital Page (6900h)
Table 57.
Register 5h Field Descriptions
8.5.2.5.6
Register 6h (address = 6h), JESD Digital Page (6900h)
Table 58.
Register 6h Field Descriptions
8.5.2.5.7
Register 7h (address = 7h), JESD Digital Page (6900h)
Table 59.
Register 7h Field Descriptions
8.5.2.5.8
Register 16h (address = 16h), JESD Digital Page (6900h)
Table 60.
Register 16h Field Descriptions
8.5.2.5.9
Register 31h (address = 31h), JESD Digital Page (6900h)
Table 61.
Register 31h Field Descriptions
8.5.2.5.10
Register 32h (address = 32h), JESD Digital Page (6900h)
Table 62.
Register 32h Field Descriptions
8.5.2.6
JESD Analog Page (6A00h) Registers
8.5.2.6.1
Register 12h (address = 12h), JESD Analog Page (6A00h)
Table 63.
Register 12h-15h Field Descriptions
8.5.2.6.2
Registers 13h-15h (address = 13h-15h), JESD Analog Page (6A00h)
Table 64.
Register 13h-15h Field Descriptions
8.5.2.6.3
Register 16h (address = 16h), JESD Analog Page (6A00h)
Table 65.
Register 16h Field Descriptions
8.5.2.6.4
Register 17h (address = 17h), JESD Analog Page (6A00h)
Table 66.
Register 17h Field Descriptions
8.5.2.6.5
Register 1Ah (address = 1Ah), JESD Analog Page (6A00h)
Table 67.
Register 1Ah Field Descriptions
8.5.2.6.6
Register 1Bh (address = 1Bh), JESD Analog Page (6A00h)
Table 68.
Register 1Bh Field Descriptions
8.5.2.7
Offset Read Page (JESD BANK PAGE SEL = 6100h, JESD BANK PAGE SEL1 = 0000h) Registers
8.5.2.7.1
Register 068h (address = 068h), Offset Read Page
Table 69.
Register 068h Field Descriptions
8.5.2.7.2
Register 069h (address = 069h), Offset Read Page
Table 70.
Register 069h Field Descriptions
8.5.2.7.3
Registers 074h, 076h, 078h, 7Ah (address = 074h, 076h, 078h, 7Ah), Offset Read Page
Table 71.
Registers 074h, 076h, 078h, 7Ah Field Descriptions
8.5.2.7.4
Registers 075h, 077h, 079h, 7Bh (address = 075h, 077h, 079h, 7Bh), Offset Read Page
Table 72.
Registers 075h, 077h, 079h, 7Bh Field Descriptions
8.5.2.8
Offset Load Page (JESD BANK PAGE SEL= 6100h, JESD BANK PAGE SEL1 = 0500h) Registers
8.5.2.8.1
Registers 00h, 04h, 08h, 0Ch (address = 00h, 04h, 08h, 0Ch), Offset Load Page
Table 73.
Registers 00h, 04h, 08h, 0Ch Field Descriptions
8.5.2.8.2
Registers 01h, 05h, 09h, 0Dh (address = 01h, 05h, 09h, 0Dh), Offset Load Page
Table 74.
Registers 01h, 05h, 09h, 0Dh Field Descriptions
9
Application and Implementation
9.1
Application Information
9.1.1
Start-Up Sequence
9.1.2
Hardware Reset
9.1.3
SNR and Clock Jitter
9.1.4
DC Offset Correction Block in the ADS54J60
9.1.4.1
Freezing the DC Offset Correction Block
9.1.4.2
Effect of Temperature
9.1.5
Idle Channel Histogram
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Transformer-Coupled Circuits
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
10
Power Supply Recommendations
10.1
Power Sequencing and Initialization
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
Community Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
1
Features
16-bit resolution, dual-channel, 1-GSPS ADC
Noise floor: –159 dBFS/Hz
Spectral performance (f
IN
= 170 MHz at –1 dBFS):
SNR: 70 dBFS
NSD: –157 dBFS/Hz
SFDR: 86 dBc (including interleaving tones)
SFDR: 89 dBc (except HD2, HD3, and interleaving tones)
Spectral performance (f
IN
= 350 MHz at –1 dBFS):
SNR: 67.5 dBFS
NSD: –154.5 dBFS/Hz
SFDR: 75 dBc
SFDR: 85 dBc (except HD2, HD3, and interleaving tones)
Channel isolation: 100 dBc at f
IN
= 170 MHz
Input full-scale: 1.9 V
PP
Input bandwidth (3 dB): 1.2 GHz
On-chip dither
Integrated wideband DDC block
JESD204B interface with subclass 1 support:
2 lanes per ADC at 10.0 Gbps
4 lanes per ADC at 5.0 Gbps
Support for multi-chip synchronization
Power dissipation: 1.35 W/Ch at 1 GSPS
Package: 72-pin VQFNP (10 mm × 10 mm)